Compact self-aligned implantation transistor edge resistor for SRAM SEU mitigation
09773808 · 2017-09-26
Assignee
Inventors
Cpc classification
H01L29/1045
ELECTRICITY
H01L21/76267
ELECTRICITY
H01L21/76283
ELECTRICITY
H01L29/78606
ELECTRICITY
H01L27/0883
ELECTRICITY
H01L29/1041
ELECTRICITY
H01L27/1203
ELECTRICITY
H01L21/26586
ELECTRICITY
H01L21/823807
ELECTRICITY
International classification
H01L27/12
ELECTRICITY
H01L29/10
ELECTRICITY
H01L29/06
ELECTRICITY
H01L29/66
ELECTRICITY
H01L21/84
ELECTRICITY
Abstract
This disclosure is directed to techniques for fabricating CMOS devices for SRAM cells with resistors formed along transistor well sidewall edges by self-aligned, angled implantation, which may enable more compact SRAM architecture with SEU mitigation, such as for space-based or other radiation-hardened applications. An example method includes implanting a dopant into a doped semiconductor well covered by a barrier, wherein the doped semiconductor well is disposed on a buried insulator and wherein the dopant is of opposite doping type to the doped semiconductor well, thereby forming a resistor on an edge of the doped semiconductor well, wherein the resistor has the opposite doping type. The method further includes forming a second insulator adjacent to the resistor, removing the barrier, and forming a gate layer on the doped semiconductor well, thereby forming a gate adjacent to the doped semiconductor well and the resistor.
Claims
1. A complementary metal-oxide semiconductor (CMOS) device comprising: a first semiconductor well disposed on a first insulator, the first semiconductor well having a first doping type; a second insulator disposed on the first semiconductor well; a gate disposed on the first semiconductor well; and a resistor disposed on an edge of the first semiconductor well, adjacent to the second insulator and in contact with the gate, the resistor having a second doping type opposite the first doping type, wherein the resistor enables a current to flow through a source and a drain of the CMOS device through the resistor.
2. The CMOS device of claim 1, wherein the resistor is implanted in the edge of the first doped semiconductor well.
3. The CMOS device of claim 1, wherein the first doping type is doped with an n-type dopant, and the opposing second doping type is doped with a p-type dopant.
4. The CMOS device of claim 3, wherein the n-type dopant is phosphorus, and the p-type dopant is boron.
5. The CMOS device of claim 1, wherein the first doping type is doped with a p-type dopant, and the opposing second doping type is doped with an n-type dopant.
6. The CMOS device of claim 1, wherein the resistor is doped with an implantation dosage selected from a range of approximately 1×10.sup.14 to 1×10.sup.15 ions per square centimeter.
7. The CMOS device of claim 1, wherein the resistance of the resistor is sufficient to enable a first current to flow through the resistor when a gate bias of the gate is turned on, and a second current to flow through the resistor when the gate bias of the gate is turned off, wherein the second current is lower than the first current.
8. A complementary metal-oxide semiconductor (CMOS) device comprising: a first semiconductor well disposed on a first insulator, the first semiconductor well having a first doping type; a second insulator disposed on the first semiconductor well; a gate disposed on the first semiconductor well; and a resistor disposed on an edge of the first semiconductor well, adjacent to the second insulator and in contact with the gate, the resistor having a second doping type opposite the first doping type, wherein the resistance of the resistor varies proportionally to a current through the resistor.
9. The CMOS device of claim 1, further comprising a second semiconductor well disposed on the buried insulator, wherein the second semiconductor well has opposite doping as the first semiconductor well.
10. The CMOS device of claim 1, wherein the first insulator is a buried insulator layer.
11. The CMOS device of claim 1, wherein the second insulator is a Shallow Trench Isolation (STI) insulator.
12. The CMOS device of claim 1, wherein the resistance of the resistor varies proportionally to a source-to-drain voltage across the source and the drain of the CMOS device.
13. The CMOS device of claim 1, wherein a source-to-drain voltage across the source and the drain of the of the CMOS device induces a depletion region that enables conduction through the resistor.
14. A method comprising: implanting a dopant into a doped semiconductor well covered by a barrier, wherein the doped semiconductor well is disposed on a buried first insulator and wherein the dopant is of opposite doping type to the doped semiconductor well, thereby forming a first semiconductor well disposed on a first insulator, the first semiconductor well having a first doping type, and forming a resistor on an edge of the doped semiconductor well, wherein the resistor has the opposite doping type; forming a second insulator disposed on the first semiconductor well and adjacent to the resistor; removing the barrier; and forming a gate layer on the doped semiconductor well, thereby forming a gate disposed on the doped semiconductor well and adjacent to the doped semiconductor well and the resistor, whereby the resistor is disposed on an edge of the doped semiconductor well, adjacent to the second insulator and in contact with the gate, the resistor having a second doping type opposite the first doping type, and wherein the resistor enables a current to flow through a source and a drain of the CMOS device through the resistor.
15. The method of claim 14, wherein implanting the dopant into the doped semiconductor well comprises implanting the dopant at a selected implantation dosage and a selected energy of implantation to provide a resistance sufficient to enable a current to flow through the resistor.
16. The method of claim 15, wherein implanting the dopant into the doped semiconductor well further comprises implanting the dopant at the selected implantation dosage and the selected energy of implantation such that the resistance is sufficient to enable a first current to flow through the resistor when a gate bias of the gate is turned on, and a second current to flow through the resistor when the gate bias of the gate is turned off, where the second current is lower than the first current.
17. The method of claim 15, wherein the selected energy of implantation is selected from a range of approximately 10 kilo-electronvolts (keV) to 100 keV.
18. The method of claim 14, wherein the doped semiconductor well comprises an n-type well doped with phosphorus, and the dopant implanted to form the resistor comprises a p-type dopant, wherein the p-type dopant comprises boron, the method further comprising: forming a source and a drain self-aligned to the gate layer, such that the resistor on the edge of the doped semiconductor well provides a conductive path between the source and the drain.
19. The method of claim 14, wherein the doped semiconductor well comprises a first doped semiconductor well, the method further comprising: forming the first doped semiconductor well and a second doped semiconductor well having the opposite doping type to the first doped semiconductor well in a Shallow Trench Isolation (STI) partially depleted silicon on insulator (SOI) process, prior to implanting the dopant.
20. The method of claim 14, wherein implanting the dopant into the doped semiconductor well comprises implanting the dopant in a quad mode implantation process.
Description
BRIEF DESCRIPTION OF DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
DETAILED DESCRIPTION
(8) Various examples are described below directed to techniques, methods, systems, and devices for fabricating SRAM cells with resistors formed along the sidewall edges of transistors (e.g., ADE transistors) by self-aligned, angled implantation. A self-aligned SRAM cell sidewall edge resistor (“self-aligned edge resistor”) as described herein may minimize effects of turning the transistor off on the resistor value, while enabling the resistance to increase proportionally to source-to-drain bias. In addition, the gate to source/drain capacitance may be reduced by a factor of two or more relative to typical SRAM cells using Schottky elements, since the extra capacitance associated with the gate next to the Schottky elements is eliminated. The dimensions of the self-aligned edge resistor may be controlled by the thickness of the starting top silicon layer on the SOI substrate and the gate masking step, which may be the most highly controlled dimensions in an SOI CMOS process, resulting in the ability to control the resistor value to a high degree of precision relative to previous techniques. The improvement in both control and temperature stability enabled by the self-aligned edge resistor may be sufficient to avoid a requirement to turn on the transistor during the read/write cycle, as is typical in previous techniques, thus further minimizing circuit design complexity.
(9) A self-aligned edge resistor as described herein may be compatible with the minimum-sized transistor available in the technology, and may be compatible with either a p-channel or n-channel transistor, permitting optimization for SRAM cell size. For example, a p-channel option (a p-type edge implant in an n-type well) for implementing a self-aligned edge resistor may maximize usable resistance for a given doping level due to approximately three times lower mobility and may balance n-well and p-well area to maximize density.
(10) The high degree of control for the dimensions of the self-aligned edge resistor may be an advantage over other planar resistor solutions, and the use of an SOI silicon process may provide improved control and temperature effects over polysilicon processes. A self-aligned edge resistor may increase resistance with source-to-drain bias which may enable excellent resistor characteristics even when the transistor part is turned off. A self-aligned edge resistor may also scale down with successively smaller technology generations, and may directly enable smaller SRAM area using smaller values of active power. A self-aligned edge resistor may also enable advantageous implementations in any application requiring a compact resistor with high-precision, high resistance value, including in analog circuits.
(11)
(12) As shown in
(13) In CMOS device 10A as shown in
(14) In other examples, any type of barrier layer may be used in place of STI nitride barrier layer 42 or STI nitride barrier block 44, and dopant ions may be implanted into the sidewall edge area of n-well 36 past the barrier shadow of the barrier layer. Depending on the dopant implant technique, the p-type dopant 22 may also be incidentally implanted in the sidewall edge of p-well 38, though in this case, the p-type dopant will superimpose on the same p-type doping type as p-well 38 and not create an edge resistor in p-well 38.
(15)
(16) Buried oxide layer 32 and STI oxide layer 50 may thus electrically insulate and isolate n-well 36 and p-well 38 from each other and from other CMOS devices (not shown in
(17) In some examples, p-type dopant 22 may be deposited via an ion implantation process. In various examples, “implanting” may include any process for embedding, integrating, or depositing p-type dopant 22 into n-well 36. In some examples, p-type dopant 22 may be deposited into the sidewall edge of n-well 36 to form self-aligned edge resistor 20 in multiple implant steps with repositioning of a wafer hosting CMOS device 10A/10B (collectively “CMOS device 10”) between each implant step. For example, p-type dopant 22 may be divided into four equally divided portions to be implanted in four steps, and the wafer may be rotated 90 degrees between each implant step, a process known as quad mode implantation. Although this disclosure presents an STI SOI process to create a self-aligned edge resistor, a self-aligned edge resistor may be created using other types of isolation schemes or patterning and etching steps in other example processes.
(18) Thus, the height of the silicon islands formed by n-well 36 and p-well 38 may determine the width of the implantation of p-type dopant 22 in forming self-aligned edge resistor 20. The length of the implantation of p-type dopant 22 to form self-aligned edge resistor 20 may be controlled by the gate dimension which may be the most highly controlled dimension in a CMOS process. The depth of the implantation of p-type dopant 22 to form self-aligned edge resistor 20 may be controlled by implant variables which may also be highly controlled in a CMOS process. Self-aligned edge resistor 20 may thus be precisely formed with very compact size, very high resistance (e.g., approximately 100,000 to over a million ohms), and nominal read-write margin. Self-aligned edge resistor 20 may thus enable a small circuit architecture with reduction or prevention of SEU suitable for specialized applications such as space-based assets, and across a large temperature range and with low supply voltage.
(19)
(20)
(21) The resistance of self-aligned edge resistor 20B may thus form a conductive path between the source and the drain through a gate formed by CMOS device 102. The resistance of self-aligned edge resistor 20B may be sufficient to enable a current of a selected value to flow through the resistor when a gate bias of the gate is turned on, and a current of a lower value to flow through the resistor when the gate bias of the gate is turned off. The dopant may be implanted at a selected implantation dosage and a selected energy of implantation to provide the resistance sufficient to enable the current to flow through the resistor in this way.
(22) CMOS devices 104-106 show the same implantation energies as CMOS devices 101-103, respectively, but with a higher implantation dosage. In particular, CMOS devices 101-103 are all shown with an implantation dosage of 3×10.sup.14 ions per square centimeter, while CMOS devices 104-106 are all shown with an implantation dosage of 5×10.sup.14 ions per square centimeter. In other examples, the selected implantation dosage may be 1×10.sup.14 ions per square centimeter or lower, or 1×10.sup.15 ions per square centimeter or higher, depending on the characteristics of the specific CMOS device to enable sufficient current to flow through self-aligned edge resistor 20B. The resistance value of self-aligned edge resistor 20 may be determined by the characteristics of the implant, such that the higher the implant dose, the lower the resistance.
(23)
(24) View 111B of CMOS device 111 shows lateral distribution of self-aligned edge resistor 200 relative to n-well 36 in silicon device layer 34, with gate layer 52, disposed above silicon device layer 34. View 111B also shows depletion region boundaries 19 and 23 within self-aligned edge resistor 200 and n-well 36, respectively, on either side of the inversion boundary 21 that defines the boundary between p-type self-aligned edge resistor 200 and n-well 36. Depletion region boundaries 19 and 23 as shown in view 111B are the edges of a depletion region between the n-type material in n-well 36 and the p-type material in self-aligned edge resistor 20G when a drain voltage V.sub.d of drain implant 64 and source voltage V.sub.s of source implant 62 are applied at −1.95 volts, and body voltage V.sub.body and gate voltage V.sub.gate are zero. The major part of the resistance of self-aligned edge resistor 20G in this example is due to the core part of self-aligned edge resistor 20G to the right of depletion region boundary 19 as shown in view 111B, which has a significantly higher ratio of p-type to n-type doping than within the depletion region portion of self-aligned edge resistor 20G between depletion region boundary 19 and inversion boundary 21.
(25)
(26) The graph of
(27)
(28) The three different CMOS devices are a high voltage (HV), low voltage (LV), and super low voltage (SLV) versions, and the drain voltage V.sub.drain each case rises from 0 to 1.2 volts. The HV version CMOS device may have a 3.3 volt transistor, the LV version CMOS device may have a 1.8 volt transistor, and the SLV version CMOS device may have a 1.2 volt transistor, in these examples.
(29) In each example, self-aligned edge resistor 20G has a p-type channel with a width of 0.34 microns, as in the example of
(30) In graphs 131-134, the higher values of current occur in the drain voltage condition, when the drain voltage in the CMOS device is applied or turned on. In this condition, the current shorts out self-aligned edge resistor 20G. When the drain voltage is turned off, the resistance remains, and at a high value. Self-aligned edge resistor 20G thus enables voltage still to be applied to the body of the CMOS device when the drain voltage of the CMOS device is turned off. Self-aligned edge resistor 20G may thus also prevent floating body effects in the CMOS device and mitigate the risk of an SEU in an SRAM cell that includes the CMOS device.
(31)
(32) Although various example methods are described above with reference to an STI scheme in an SOI process, other examples may be carried out at other points of an SOI process. A self-aligned edge resistor as described herein may be particularly advantageous in radiation hardened circuits, in some examples. Such circuits may use a self-aligned edge resistor as described herein to mitigate ion induced glitching, state changes, or other failure modes. However, it is also contemplated that a self-aligned edge resistor as described herein may also be used where appropriate in various other applications not involving radiation hardened requirements. The term “deposited” may generically refer to Chemical Vapor Deposition (CVD), plasma enhanced CVD, and other methods of fabricating dielectric or other semiconductor related films.
(33) Various aspects of the disclosure have been described. These and other aspects are within the scope of the following claims.