ARRAY SUBSTRATE AND MANUFACTURING METHOD THEREOF, AND DISPLAY DEVICE
20170271373 · 2017-09-21
Assignee
Inventors
- Zhengliang Li (Beijing, CN)
- Qi Yao (Beijing, CN)
- Bin Zhang (Beijing, CN)
- Zhanfeng Cao (Beijing, CN)
- Wei Zhang (Beijing, CN)
- Xuefei Sun (Beijing, CN)
- Bin Zhou (Beijing, CN)
- Jincheng GAO (Beijing, CN)
Cpc classification
H01L27/1288
ELECTRICITY
H01L27/124
ELECTRICITY
H01L27/1225
ELECTRICITY
International classification
Abstract
According to an embodiment of the present disclosure, a method for manufacturing the array substrate includes forming a first transparent conductive layer and a metallic layer successively on a base substrate, and forming a gate electrode, a source electrode, a drain electrode and a first transparent electrode by one patterning process.
Claims
1. A method for manufacturing an array substrate, comprising the following steps of: forming a first transparent conductive layer (TCO) and a metallic layer successively on a base substrate of the array substrate; and forming a gate electrode, a source electrode, a drain electrode and a first transparent electrode by one patterning process.
2. The method according to claim 1, wherein the step of forming the gate electrode, the source electrode, the drain electrode and the first transparent electrode by one patterning process comprises: forming a photoresist on the metallic layer; exposing the photoresist to generate a photoresist non-reserved region, a photoresist partially-reserved region and a photoresist completely-reserved region; removing the photoresit, the metallic layer and the first TCO in the photoresist non-reserved region; removing the photoresist in the photoresist partially-reserved region through ashing; removing the metallic layer in the photoresist partially-reserved region; and removing the photoresist in the photoresist completely-reserved region, to form the gate electrode, the source electrode, the drain electrode and the first transparent electrode.
3. The method according to claim 1, wherein common electrode lines are formed simultaneously when forming the gate electrode, the source electrode, the drain electrode and the first transparent electrode by one patterning process.
4. The method according to claim 1, wherein before forming the first TCO and the metallic layer successively on the base substrate, the method further comprises successively forming an active layer and a gate insulating layer on the base substrate.
5. The method according to claim 4, wherein after forming the gate electrode, the source electrode, the drain electrode and the first transparent electrode, the method further comprises: forming a protective layer, wherein the active layer comprises a doped region; forming via-holes in the protective layer respectively at locations corresponding to the doped region of the active layer, the source electrode and the drain electrode, wherein the doped region of the active layer, the source electrode and the drain electrode are exposed through the via-holes; and forming a second TCO, forming a second transparent electrode, a first connection electrode for connecting the source electrode to the doped region of the active layer, and a second connection electrode for connecting the drain electrode to the doped region of the active layer through patterning; wherein the first connection electrode and the second connection electrode are located in the via-holes.
6. The method according to claim 5, wherein the active layer is made of low-temperature polysilicon and the doped region is N-type doped.
7. The method according to claim 5, wherein the second transparent electrode is a slit electrode.
8. The method according to claim 5, wherein the first TCO and/or the second TCO comprises one of or any combination of the following materials: Indium Zinc Oxide (IZO), Indium Tin Oxide (ITO), Indium Gallium Zinc Oxide (IGZO), Indium Tin Zinc Oxide (ITZO), Tin Zinc Oxide (TZO), Gallium Zinc Oxide (GZO) and Indium Gallium Oxide (IGO).
9. The method according to claim 2, wherein the gate electrode, the source electrode, the drain electrode, and the metallic layer on the first TCO used for forming the first transparent electrode are exposed simultaneously, to form the gate electrode, the source electrode, the drain electrode and the first transparent electrode.
10. The method according to claim 2, wherein the step of removing the photoresist in the photoresist completely-reserved region comprises: removing the photoresist covering the metallic layer used for forming the source electrode and the drain electrode, to expose a source electrode layer and a drain electrode layer and form the source electrode and the drain electrode; removing the photoresist on the metallic layer used for forming the gate electrode, to expose a gate electrode layer and form the gate electrode; and removing the photoresist used for forming the first transparent electrode, to expose all metal in the photoresist completely-reserved region and form the first transparent electrode.
11. The method according to claim 2, wherein the step of removing the photoresist in the photoresist completely-reserved region comprises: removing the photoresist on the metallic layer used for forming the gate electrode, to expose a gate electrode layer and form the gate electrode; removing the photoresist on the metallic layer used for forming the source electrode and the drain electrode, to expose a source electrode layer and a drain electrode layer and form the source electrode and the drain electrode; and removing the photoresist used for forming the first transparent electrode, to expose all metal in the photoresist completely-reserved region and form the first transparent electrode.
12. The method according to claim 2, wherein the step of removing the photoresist in the photoresist completely-reserved region comprises: removing the photoresist used for forming the first transparent electrode, to form the first transparent electrode; removing the photoresist on the metallic layer used for forming the source electrode and the drain electrode, to expose a source electrode layer and a drain electrode layer and form the source electrode and the drain electrode; and removing the photoresist on the metallic layer used for forming the gate electrode, to expose a gate electrode layer and form the gate electrode.
13. The method according to claim 1, wherein the metallic layer comprises one of or any combination of the following materials: molybdenum (Mo), chromium (Cr), titanium (Ti), tantalum (Ta), copper (Cu), gold (Au), aluminum (Al), silver (Ag) and wolfram (W).
14. An array substrate, manufactured by the method according to claim 1.
15. A display device, comprising the array substrate according to claim 14.
16. The array substrate according to claim 14, wherein common electrode lines are formed simultaneously when forming the gate electrode, the source electrode, the drain electrode and the first transparent electrode by one patterning process.
17. The array substrate according to claim 14, wherein the active layer is made of low-temperature polysilicon and the doped region is N-type doped.
18. The array substrate according to claim 14, wherein the array substrate includes a second transparent electrode, the second transparent electrode comprising a slit electrode.
19. The array substrate according to claim 18, wherein the first TCO and/or the second TCO comprises one of or any combination of the following materials: Indium Zinc Oxide (IZO), Indium Tin Oxide (ITO), Indium Gallium Zinc Oxide (IGZO), Indium Tin Zinc Oxide (ITZO), Tin Zinc Oxide (TZO), Gallium Zinc Oxide (GZO) and Indium Gallium Oxide (IGO).
20. The array substrate according to claim 14, wherein the metallic layer comprises one of or any combination of the following materials: molybdenum (Mo), chromium (Cr), titanium (Ti), tantalum (Ta), copper (Cu), gold (Au), aluminum (Al), silver (Ag) and wolfram (W).
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0024] For clarifying technical solutions according to embodiments of the present disclosure and the related technologies, drawings to be used in descriptions of the embodiments or the related technologies are briefly introduced. Obviously, the described drawings are merely for a part of the embodiments of the present disclosure. The ordinary skilled in the art may obtain other drawings based on those described drawings without paying inventive efforts.
[0025]
[0026]
[0027]
[0028]
[0029]
[0030]
[0031]
[0032]
[0033]
[0034]
DETAILED DESCRIPTION
[0035] Specific implementations of the present disclosure are detailed in conjunction with drawings and embodiments. The following described embodiments are intended to explain, rather than limit, the present disclosure.
[0036] For clarifying objectives, technical solutions and advantages of the present disclosure, the technical solutions are described clearly and completely in conjunction with drawings and embodiments. Apparently, the described embodiments are merely a part of, rather than all of, the embodiments. Any other embodiment obtained by those skilled in the art based on the embodiments of the present disclosure shall fall within the scope of the present disclosure.
[0037] Unless other definitions are given, technical terms or scientific terms used herein refer to normal meanings which can be understood by the ordinary skilled in the field to which the present disclosure relates. Terms such as “first” and “second” used in the specification and the list of claims of the present disclosure do not indicate any order, numbers or importance, and are merely used to distinguish different components. Similarly, terms such as “a” or “an” represent there exist at least one, rather than to limit the number. Terms such as “connected with” or “connected to” do not limit to physical or mechanical connections, and can include electrical connections which are either direct or indirect. Terms such as “on/above”, “under/below”, “left” and “right” are merely used to describe a relative position relationship; if the absolute position of one described object alters, the relative position relationship with respect to the described object alters correspondingly.
[0038] For clarifying objectives, technical solutions and advantages of the present disclosure, the technical solutions are described clearly and completely in conjunction with drawings and embodiments. Apparently, the described embodiments are merely a part of, rather than all of, the embodiments. Any other embodiment obtained by those skilled in the art based on the embodiments of the present disclosure without paying inventive efforts shall fall within the scope of the present disclosure.
[0039] An array substrate, a manufacturing method thereof and a display device are provided according to embodiments of the present disclosure, in order to reduce the number of patterning processes for the array substrate, reduce manufacturing cost of the array substrate, and improve manufacturing efficiency and utilization rate of equipment.
[0040] Implementations of the array substrate, the manufacturing method of the array substrate and the display device are detailed in conjunction with the drawings.
[0041] Thicknesses of respective films and sizes and shapes of regions occupied by the respective films shown in the drawings do not reflect actual features of the elements and are merely for illustrating the present disclosure exemplarily.
First Embodiment
[0042] Reference may be made to
[0043] In step S101, a first transparent conductive layer (TCO) and a metallic layer are successively formed on a base substrate.
[0044] In step S102, a gate electrode, a source electrode, a drain electrode and a first transparent electrode are formed by one patterning process.
[0045] It should be noted that, the first transparent electrode is a common electrode. The patterning process in the embodiment of the present disclosure includes exposing and developing.
[0046] In one possible embodiment, before the step 101 of successively forming the first TCO and the metallic layer, the method further includes: successively forming an active layer and a gate insulating layer on the base substrate. That is to say, the active layer, the gate insulating layer, the first TCO and the metallic layer are successively formed on the base substrate.
[0047] In one possible embodiment, the step S102 of forming the gate electrode, the source electrode, the drain electrode and the first transparent electrode may include: forming a photoresist on the metallic layer; exposing the photoresist to generate a photoresist non-reserved region, a photoresist partially-reserved region and a photoresist completely-reserved region; removing the photoresit, the metallic layer and the first TCO in the photoresist non-reserved region; removing the photoresist in the photoresist partially-reserved region through ashing; removing the metallic layer in the photoresist partially-reserved region; and removing the photoresist in the photoresist completely-reserved region, to form the gate electrode, the source electrode, the drain electrode and the first transparent electrode.
[0048] In one possible embodiment, after forming the gate electrode, the source electrode, the drain electrode and the first transparent electrode, the method further includes: forming a protective layer, where the active layer includes a doped region; forming via-holes in the protective layer respectively at locations corresponding to the doped region of the active layer, the source electrode and the drain electrode, where the doped region of the active layer, the source electrode and the drain electrode are exposed through the via-holes; forming a second transparent conductive layer (TCO), forming a second transparent electrode, a first connection electrode for connecting the source electrode to the doped region of the active layer, and a second connection electrode for connecting the drain electrode to the doped region of the active layer through patterning. The first connection electrode and the second connection electrode are located in the via-holes.
[0049] It should be noted that, a first via-hole through which the doped region of the active layer is exposed, a second via-hole through which the source electrode is exposed, and a third via-hole through which the drain electrode is exposed are respectively formed in the protective layer at locations corresponding to the doped region of the active layer, the source electrode and the drain electrode. The first connection electrode for connecting the source electrode and the doped region of the active layer is formed by the second TCO at locations of the first via-hole and the second via-hole. In addition, the second connection electrode for connecting the drain electrode and the doped region of the active layer is formed at locations of the first via-hole and the third via-hole. In this way, the doped region of the active layer is connected to the source electrode through the first connection electrode and is connected to the drain electrode through the second connection electrode.
[0050] In one possible embodiment, the active layer is made of low-temperature polysilicon (P—Si), and the doped region is N-type doped.
[0051] In one possible embodiment, the second transparent electrode is a slit electrode.
[0052] In one possible embodiment, the step of removing the photoresist in the photoresist completely-reserved region to form the gate electrode, the source electrode, the drain electrode and the first transparent electrode may include:
[0053] in the photoresist completely-reserved region, firstly, removing the photoresist on the metallic layer used for forming the source electrode and the drain electrode, to expose a source electrode layer and a drain electrode layer and form the source electrode and the drain electrode; then, removing the photoresist on the metallic layer used for forming the gate electrode, to expose a gate electrode layer and form the gate electrode; and finally, removing the photoresist used for forming the first transparent electrode, to expose all the metal in the photoresist completely-reserved region and form the first transparent electrode; or
[0054] in the photoresist completely-reserved region, firstly, removing the photoresist on the metallic layer used for forming the gate electrode, to expose a gate electrode layer and form the gate electrode; then, removing the photoresist on the metallic layer used for forming the source electrode and the drain electrode, to expose a source electrode layer and a drain electrode layer and form the source electrode and the drain electrode; and finally, removing the photoresist used for forming the first transparent electrode, to expose all the metal in the photoresist completely-reserved region and form the first transparent electrode; or
[0055] in the photoresist completely-reserved region, firstly, removing the photoresist used for forming the first transparent electrode, to form the first transparent electrode; then, removing the photoresist on the metallic layer used for forming the source electrode and the drain electrode, to expose a source electrode layer and a drain electrode layer and form the source electrode and the drain electrode; and finally, removing the photoresist on the metallic layer used for forming the gate electrode, to expose a gate electrode layer and form the gate electrode.
[0056] It should be noted that, when removing the photoresist in the photoresist completely-reserved region, firstly the photoresist covering the metallic layer used for forming the source electrode and the drain electrode is removed, so as to expose the source electrode layer and the drain electrode layer and form the source electrode and the drain electrode, or firstly the photoresist covering the metallic layer used for forming the gate electrode is removed, so as to expose the gate electrode layer first and form the gate electrode, or firstly the photoresist covering the metallic layer on the first TCO used for forming the first transparent electrode is removed, so as to expose the metallic layer and form the first transparent electrode. Therefore, the manufacturing cost of the array substrate is reduced and the manufacturing efficiency is enhanced.
[0057] It should be noted that, the gate electrode, the source electrode, the drain electrode and the metallic layer on the first TCO used for forming the first transparent electrode may be exposed simultaneously according to process requirements.
[0058] The first TCO and/or the second TCO includes one of or any combination of the following materials: Indium Zinc Oxide (IZO), Indium Tin Oxide (ITO), Indium Gallium Zinc Oxide (IGZO), Indium Tin Zinc Oxide (ITZO), Tin Zinc Oxide (TZO), Gallium Zinc Oxide (GZO) and Indium Gallium Oxide (IGO).
[0059] It should be noted that, the first transparent electrode and the second transparent electrode according to the embodiment of the present disclosure may be made of one of the above-listed materials, or may be made of any combination of the above-listed materials, which is not limited herein. The metallic layer according to the embodiment of the present disclosure may include one of or any combination of the following materials: molybdenum (Mo), chromium (Cr), titanium (Ti), tantalum (Ta), copper (Cu), gold (Au), aluminum (Al), silver (Ag) and wolfram (W).
[0060] It should be noted that, the metallic material according to the embodiment of the present disclosure may be one of the above-listed metals, or may be any combination of the above-listed metals, which is not limited herein.
[0061] The photoresist covering the gate electrode, the source electrode, the drain electrode and the metallic layer on the first TCO may be formed with a duotone mask or a tritone mask through processes of coating, exposing, developing and so on.
[0062] Detailed explanation is given in conjunction with the drawings for clearly illustrating the method for manufacturing the array substrate.
[0063] The method for manufacturing the array substrate according to the embodiment of the present disclosure includes the following steps.
[0064] In a first step, as shown in
[0065] In a second step, as shown in
[0066] In a third step, as shown in
[0067] In a fourth step, as shown in
[0068] In a fifth step, as shown in
[0069] In a sixth step, as shown in
[0070] In a seventh step, as shown in
[0071] In an eighth step, as shown in
[0072] In a ninth step, as shown in
[0073] In sum, in the method for manufacturing the array substrate according to the embodiment of the present disclosure, firstly, a first patterning process includes forming the active layer and the gate insulating layer. A second patterning process includes: forming the first TCO on the gate insulating layer; forming the metallic layer on the first TCO; forming the photoresist on the metallic layer and exposing the photoresist to generate the photoresist non-reserved region, the photoresist partially-reserved region and the photoresist completely-reserved region; removing the photoresist, the metallic layer and the first TCO in the photoresist non-reserved region; removing the photoresist and the metallic layer in the photoresist partially-reserved region through ashing; and removing the photoresist in the photoresist completely-reserved region to form the gate electrode, the source electrode, the drain electrode and the first transparent electrode. In this way, the gate electrode, the source electrode, the drain electrode and the common electrode layer are formed in one patterning process. A third patterning process includes: forming the protective layer subsequent to the second patterning process. A fourth patterning process includes: forming the second transparent electrode and the connection electrodes subsequent to the third patterning process. Therefore, four patterning processes in all are performed to manufacture the array substrate according to the embodiment of the present disclosure, thereby reducing the number of patterning processes for manufacturing the array substrate, reducing the manufacturing cost of the array substrate, and improving the manufacturing efficiency and utilization rate of equipment.
Second Embodiment
[0074] An array substrate is further provided according to an embodiment of the present disclosure. The array substrate is manufactured by the method for manufacturing the array substrate provided in the foregoing embodiment.
Third Embodiment
[0075] A display device is further provided according to an embodiment of the present disclosure, which includes the array substrate according to the foregoing embodiment.
[0076] In sum, in the method for manufacturing the array substrate according to the embodiment of the present disclosure, the first TCO is formed on the gate insulating layer; the metallic layer is formed on the first TCO; the photoresist is formed on the metallic layer and is exposed to generate the photoresist non-reserved region, the photoresist partially-reserved region and the photoresist completely-reserved region; the photoresist, the metallic layer and the first TCO in the photoresist non-reserved region are removed; the photoresist and the metallic layer in the photoresist partially-reserved region are removed through ashing; and the photoresist in the photoresist completely-reserved region is removed to form the gate electrode, the source electrode, the drain electrode and the first transparent electrode. In this way, the gate electrode, the source electrode, the drain electrode and the common electrode layer are formed in one patterning process, thereby reducing the number of patterning processes for manufacturing the array substrate, reducing the manufacturing cost of the array substrate, and improving the manufacturing efficiency and utilization rate of equipment.
[0077] Obviously, the ordinary skilled in the art can make various modifications and changes without departing from the principle and scope of the present disclosure, and the present disclosure intends to include all those modifications and changes if they fall within the scope of protection of claims of the present disclosure and equivalent technologies.