MICROELECTRONIC ARRANGEMENT AND METHOD FOR MANUFACTURING THE SAME
20210375754 · 2021-12-02
Inventors
Cpc classification
H01L2924/19105
ELECTRICITY
H01L2224/73204
ELECTRICITY
H05K3/32
ELECTRICITY
Y02P70/50
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L2924/00012
ELECTRICITY
H05K1/185
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/291
ELECTRICITY
H05K1/115
ELECTRICITY
H01L24/20
ELECTRICITY
H01L2224/73204
ELECTRICITY
H05K3/4614
ELECTRICITY
H05K3/4694
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2224/80
ELECTRICITY
H01L2224/2919
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L25/16
ELECTRICITY
H05K1/186
ELECTRICITY
H01L2223/6677
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L2224/19
ELECTRICITY
H01L2224/92125
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2924/1533
ELECTRICITY
H01L2224/19
ELECTRICITY
H01L25/03
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/08225
ELECTRICITY
H01L25/50
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L23/5389
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L25/167
ELECTRICITY
H01L21/50
ELECTRICITY
H01L2224/80
ELECTRICITY
H01L23/57
ELECTRICITY
H01L24/19
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L2225/1058
ELECTRICITY
H05K1/11
ELECTRICITY
H01L2224/04105
ELECTRICITY
H01L23/5226
ELECTRICITY
H01L2224/291
ELECTRICITY
H01L2224/92244
ELECTRICITY
H01L24/73
ELECTRICITY
H01L23/14
ELECTRICITY
International classification
H01L23/522
ELECTRICITY
H01L21/50
ELECTRICITY
H01L23/14
ELECTRICITY
H05K1/11
ELECTRICITY
Abstract
Embodiments provide a method for manufacturing a microelectronic arrangement. The method includes a step of providing a chip-film module with a semiconductor chip and a film substrate having arranged thereon the semiconductor chip, wherein the chip-film module includes at least one coupling element spaced apart from the semiconductor chip and electrically coupled to at least one terminal of the semiconductor chip. Furthermore, the method includes a step of embedding the chip-film module into a printed circuit board, wherein, in embedding the chip-film module into the printed circuit board, the at least one coupling element of the chip-film module is coupled vertically [e.g. in the vertical direction [e.g. in relation to the printed circuit board]] [e.g. perpendicular to a surface of the printed circuit board] to at least one coupling counter element of the printed circuit board
Claims
1. Method for manufacturing a microelectronic arrangement, comprising providing a chip-film module with a semiconductor chip and a film substrate having arranged thereon the semiconductor chip, wherein the chip-film module comprises at least one coupling element spaced apart from the semiconductor chip and electrically coupled to at least one terminal of the semiconductor chip, and embedding the chip-film module into a printed circuit board, wherein, in embedding the chip-film module into the printed circuit board, the at least one coupling element of the chip-film module is coupled vertically to at least one coupling counter element of the printed circuit board.
2. Method according to claim 1, wherein at least one coupling element of the at least one coupling element of the chip-film module is an electric terminal, wherein at least one coupling counter element of the at least coupling counter element of the printed circuit board is a through via.
3. Method according to claim 2, wherein a terminal area of the terminal of the chip-film module is larger than a terminal area of the terminal of the semiconductor chip, and/or wherein distances between terminals of the chip-film module are larger than distances between terminals of the semiconductor chip.
4. Method according to claim 1, wherein at least one coupling element of the at least one coupling element of the chip-film module is an optical coupling element, wherein at least one coupling counter element of the at least one coupling counter element of the printed circuit board is an optical coupling counter element.
5. Method according to claim 1, wherein at least one coupling element of the at least one coupling element of the chip-film module is an inductive or capacitive coupling element, wherein at least one coupling counter element of the at least one coupling counter element of the printed circuit board is an inductive or capacitive coupling counter element.
6. Method according to claim 1, wherein the semiconductor chip is embedded into the chip-film module.
7. Method according to claim 1, wherein the at least one coupling element is arranged on or in the film substrate and is connected to the at least one terminal of the semiconductor chip via at least one conductor path formed on or in the film substrate.
8. Method according to claim 1, wherein the semiconductor chip is arranged on the film substrate such that the at least one terminal of the semiconductor chip faces away from the film substrate, wherein the at least one coupling element is arranged in or on an embedding layer of the chip-film module in which the semiconductor chip is embedded, wherein the at least one coupling element is connected to the at least one terminal of the semiconductor chip via a vertical electric connection.
9. Method according to claim 1, wherein the film substrate comprises at least two terminal elements connected to at least two terminals of the semiconductor chip via at least two conductor paths formed in or on the film substrate, wherein the chip-film module comprises at least two embedding layers located above one another or in a stacked manner, embedding the semiconductor chip and/or the film substrate, wherein the chip-film module comprises at least two coupling elements arranged in or on different embedding layers of the at least two embedding layers, wherein the at least two coupling elements are connected to the at least two terminal elements of the film substrate via vertical electric connections.
10. Method according to claim 1, wherein the printed circuit board comprises at least two lamination planes in which the chip-film module is embedded.
11. Method according to claim 1, wherein the semiconductor chip is connected to at least one circuit component of the printed circuit board via the at least one coupling element of the chip-film module and the at least one coupling counter element of the printed circuit board.
12. Method according to claim 1, wherein providing the chip-film module comprises: providing the semiconductor chip, providing the film substrate, connecting the semiconductor chip to the film substrate.
13. Method according to claim 12, wherein providing the chip-film module further comprises: embedding the semiconductor chip into an embedding layer.
14. Method according to claim 1, wherein embedding the chip-film module into the printed circuit board comprises: providing at least one lamination plane of the printed circuit board, arranging the chip-film module on the at least one lamination plane of the printed circuit board or within the at least one lamination plane of the printed circuit board, providing at least one further lamination plane of the printed circuit board on and/or under the at least lamination plane of the printed circuit board so that the chip-film module is embedded into the printed circuit board.
15. Method according to claim 1, wherein the film substrate comprises at least two coupling elements spaced apart from the semiconductor chip and connected to at least two terminals of the semiconductor chip via two conductor paths formed in or on the film substrate, wherein the at least two coupling elements are electric terminals, wherein conductor paths of the printed circuit board are connected to the terminals of the film substrate via at least two through vias as counter coupling elements.
16. Method according to claim 15, wherein the semiconductor chip is embedded into the chip-film module in an embedding layer arranged on the film substrate.
17. Method according to claim 16, wherein the at least two through vias extend vertically through the film substrate or through the embedding layer to the at least two terminals of the film substrate.
18. Method according to claim 16, wherein, starting from a first plane of the printed circuit board, a first through via of the at least two through vias extends vertically through the film substrate to a first terminal of the at least two terminals of the film substrate, and/or wherein, starting from a second plane of the printed circuit board, a second through via of the at least two through vias extends vertically through the embedding layer of the chip-film module to a second terminal of the at least two terminals of the film substrate.
19. Method according to claim 1, wherein the at least one coupling element is arranged on or in the film substrate and is connected to the at least one terminal of the semiconductor chip via at least one conductor path formed on or in the film substrate, wherein at least one coupling element of the at least one coupling element of the film substrate is an optical coupling element, wherein at least one coupling counter element of the at least one coupling counter element of the printed circuit board is an optical coupling counter element, wherein the optical coupling element and the optical counter coupling element are optically coupled to each other in a vertical direction.
20. Method according to claim 19, wherein at least one further coupling element of the at least one coupling element is arranged on or in the film substrate and is connected to at least one further terminal of the semiconductor chip via at least one further conductor path formed on or in the film substrate, wherein the at least one further coupling element is an inductive or a capacitive coupling element, wherein at least one further coupling counter element of the at least one coupling counter element of the printed circuit board is an inductive or a capacitive coupling counter element, wherein the inductive or capacitive coupling element and the inductive or capacitive coupling counter element are inductively or capacitively coupled to each other in the vertical direction.
21. Method according to claim 1, wherein the chip-film module comprises at least two coupling elements, wherein the semiconductor chip comprises at least two terminals, wherein the semiconductor chip is arranged on the film substrate such that the at least two terminals of the semiconductor chip face away from the film substrate, wherein the at least two coupling elements are arranged in or on an embedding layer of the chip-film module in which the semiconductor chip is embedded, wherein the at least two coupling elements are connected to the at least two terminals of the semiconductor chip via vertical electric connections, wherein the at least two coupling elements are electric terminals, wherein conductor paths of the printed circuit board are connected to the at least two terminals of the chip-film module via at least two through vias as counter coupling elements.
22. Method according claim 21, wherein the film substrate is a thermally conductive film substrate, wherein the printed circuit board comprises thermal through vias neighboring the thermally conductive film substrate, configured to conduct thermal energy from the thermally conductive film substrate to a surrounding area of the printed circuit board.
23. Method according to claim 1, wherein the film substrate comprises two terminal elements connected to at least two terminals of the semiconductor chip via at least two conductor paths formed in or on the film substrate, wherein the chip-film module comprises two embedding layers located above one another or in a stacked manner, embedding the semiconductor chip and/or the film substrate, wherein the chip-film module comprises at least two coupling elements arranged in or on different embedding layers of the at least two embedding layers, wherein the at least two coupling elements are connected to the at least two terminal elements of the film substrate via vertical electric connections, wherein the at least two coupling elements are electric terminals, wherein conductor paths of the printed circuit board are connected to the at least two terminals of the chip-film module via at least two through vias as counter coupling elements, wherein, starting from a first plane of the printed circuit board, a first through via of the at least two through vias extends vertically to a first terminal of the at least two terminals of the chip-film module, wherein, starting from a second plane of the printed circuit board, a second through via of the at least two through vias extends vertically to a second of the at least two terminals of the film substrate.
24. Method according to claim 1, wherein the method comprises providing a further chip-film module with a further semiconductor chip and a further film substrate having arranged thereon the further semiconductor chip, wherein the further chip-film module comprises at least one coupling element spaced apart from the further semiconductor chip and coupled to at least one terminal of the further semiconductor chip, and wherein the method comprises embedding the further chip-film module into the printed circuit board, wherein, in embedding the further chip-film module into the printed circuit board, the at least one coupling element of the further chip-film module is vertically coupled to the at least one further coupling counter element of the printed circuit board, wherein the chip-film module and the further chip-film module are stacked in a vertical direction of the printed circuit board.
25. Method according claim 1, wherein the printed circuit board comprises at least two conductor path planes, wherein the chip-film module is arranged between the at least two conductor path planes, wherein, in embedding the chip-film module into the printed circuit board, a vertical through via is formed through the chip-film module for connecting conductor paths of the at least two conductor path planes.
26. Microelectronic arrangement, comprising: a printed circuit board, and a chip-film module, wherein the chip-film module comprises a semiconductor chip and a film substrate having arranged thereon the semiconductor chip, wherein the chip-film module comprises at least one coupling element spaced apart from the semiconductor chip and electrically coupled to the at least one terminal of the semiconductor chip, wherein the chip-film module is embedded into the printed circuit board, wherein the at least one coupling element of the chip-film module is coupled vertically to at least one coupling counter element of the printed circuit board.
27. Chip-film module, comprising: a film substrate, a semiconductor chip arranged on the film substrate, at least one coupling element spaced apart from the semiconductor chip and arranged on or in the film substrate, wherein the at least one coupling element is electrically coupled to at least one terminal of the semiconductor chip via at least one conductor path formed on or in the film substrate, wherein the at least one coupling element is configured to be coupled to at least one external counter coupling element, wherein the chip-film module comprises an embedding layer arranged on the film substrate, wherein the embedding layer fully embeds the semiconductor chip and the at least one coupling element, wherein the at least one coupling element is an electric terminal.
28. Chip-film module, comprising: a film substrate, a semiconductor chip arranged on the film substrate, at least one coupling element spaced apart from the semiconductor chip and arranged on or in the film substrate, wherein the at least one coupling element is electrically coupled to at least one terminal of the semiconductor chip via at least one conductor path formed on or in the film substrate, wherein the at least one coupling element is configured to be coupled to at least one external counter coupling element, wherein the chip-film module comprises an embedding layer arranged on the film substrate, wherein the embedding layer fully embeds the semiconductor chip and the at least one coupling element, wherein the at least one coupling element is an optical coupling element.
29. Chip-film module, comprising: a film substrate, a semiconductor chip arranged on the film substrate, at least two coupling elements spaced apart from the semiconductor chip, wherein the film substrate comprises at least two terminal elements connected to at least two terminals of the semiconductor chip via at least two conductor paths formed in or on the film substrate, wherein the chip-film module comprises at least two embedding layers located above one another or in a stacked manner, embedding the semiconductor chip and/or the film substrate, wherein the at least two coupling elements are arranged in or on different embedding layers of the at least two embedding layers, wherein the at least two coupling elements are connected to the at least two terminal elements of the film substrate via vertical electric connections, wherein the at least two coupling elements are configured to be coupled to at least two external counter coupling elements.
30. Microelectronic arrangement, comprising: a printed circuit board, and a chip-film module according to claim 27, wherein the chip-module is embedded into the printed circuit board, wherein the at least one coupling element of the chip-film module is coupled vertically to at least one coupling counter element of the printed circuit board.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0064] Embodiments of the present invention will be detailed subsequently referring to the appended drawings, in which:
[0065]
[0066]
[0067]
[0068]
[0069]
[0070]
[0071]
[0072]
[0073]
[0074]
[0075]
[0076]
[0077]
[0078]
[0079]
[0080]
[0081]
[0082]
[0083]
[0084]
DETAILED DESCRIPTION OF THE INVENTION
[0085] In the subsequent description of the embodiments of the present invention, the same elements or elements having the same effect are provided with the same reference numerals, thus, their description is interchangeable.
[0086]
[0087] In embodiments, the chip-film module may be a film interposer. Interposer generally refers to an electric interface routing from at least one terminal pad, e.g. for a terminal of the semiconductor chip, to at least one other terminal pad or connection element. In embodiments, interposer refers to an electric interface routing from at least one terminal pad, e.g. for a terminal of the semiconductor chip, to at least one coupling element (e.g. an electrical, optical, inductive, capacitive or electromagnetic coupling element) as a connection element, enabling a coupling of the coupling element and, eventually, the at least one terminal of the semiconductor chip via a corresponding counter coupling element.
[0088] Embodiments of the method 100 shown in
[0089]
[0090] As can be further seen in
[0091] The embodiment shown in
[0092]
[0093] In embodiments, the chip-film module shown in
[0098]
[0099] For example, the at least one coupling element 126 of the chip-film module 120 may be an electric terminal, wherein at least one coupling element 144 of the printed circuit board 142 may be a through via. For example, a terminal area of the electric terminal 126 of the chip-film module 120 may be larger than a terminal area of the terminal 128 of the semiconductor chip (e.g. at least by the factor 1.5 or 2), and/or wherein distances between terminals 126 of the chip-film module may be larger than distances between terminals 128 of the semiconductor chip 122 (e.g. at least by the factor 1.5 or 2).
[0100] For example, the at least one coupling element 126 of the chip-film module 120 may be an optical coupling element such as an LED, a photodiode or a photodetector, whereas the at least one coupling counter element 144 of the printed circuit board 142 may be an optical coupling counter element, such as a photodetector, a photodiode, or an LED.
[0101] For example, the at least one coupling element 126 of the chip-film module 120 may be an inductive or capacitive coupling element such as a coil or a conductor loop or a capacitor plate, whereas the at least one coupling counter element 144 of the printed circuit board 142 may be an inductive or capacitive coupling counter element such as a coil, or conductor loop or a capacitor plate.
[0102] In embodiments, the printed circuit board 142 as exemplarily shown in
[0103] In embodiments, the chip-film module 120 may be embedded into the printed circuit board 142 by means of the following steps: [0104] providing at least one lamination plane 146_2 of the printed circuit board 142, [0105] arranging the chip-film module 120 on the at least one lamination plane 146_2 of the printed circuit board 142 or within the at least one lamination plane 146_2 of the printed circuit board 142, and [0106] providing at least one further lamination plane 146_1 of the printed circuit board 142 on and/or under the at least one lamination plane 146_2 of the printed circuit board 142 so that the chip-film module 120 is embedded into the printed circuit board 142.
[0107] In embodiments, the semiconductor chip 122 (e.g. the semiconductor component) may have a thickness of 10-250 μm, advantageously of 20 to 100 μm.
[0108] In embodiments, the film substrate 124 may have a thickness (film thickness) of 10 to 200 μm, advantageously of 15 to 50 μm.
[0109] In embodiments, the film substrate may be one of the following substrates: polyimide, PET (polyethylene terephthalate), PEN (polyethylene naphthalate), FR4 (a class of hardly inflammable and flame retardant composites of epoxy resin and glass fiber fabric), PEI (polyetherimides), LCP (liquid crystal polymer), PC (polycarbonates).
[0110] In embodiments, contacting the semiconductor chip (or, e.g., the integrated circuit, IC) may be carried out on a film sheet by means of ACA or ACF flip-chip bonding or solder assembly and underfiller.
[0111] In embodiments, in a so-called “face-up” assembly of the semiconductor chip (or the integrated circuit, IC, for example) direct contacting may be carried out by sputtering (e.g. physical vapor deposition, PVD), for example.
[0112] In the following, detailed embodiments of the chip-film module 120 are described in more detail on the basis of
[0113]
[0114] In other words,
[0115]
[0116] In other words,
[0117]
[0118] In other words,
[0119]
[0120] The coupling elements may be optical coupling elements such as an LED and/or a photodiode. Additionally or alternatively, the coupling elements may be inductive, capacitive, or electromagnetic coupling elements such as a conductor loop, a coil, a capacitor plate, and/or an antenna.
[0121] In other words,
[0122]
[0123] In other words,
[0124]
[0125] In other words,
[0126]
[0127] In other words,
[0128] In the following, detailed embodiments of a microelectronic arrangement are described in more detail on the basis of
[0129] In this case, although conductor path planes are exemplarily drawn only in some of the
[0130]
[0131] In other words,
[0132] In the embodiment shown in
[0133]
[0134] In other words,
[0135]
[0136] In other words,
[0137]
[0138] In other words,
[0139]
[0140] In other words,
[0141]
[0142] terminates essentially in a flush manner with a surface (e.g. bottom side) of the printed circuit board 142). Alternatively, the chip-film module 120 may also be fully embedded into the printed circuit board 142, e.g. by means of a further lamination plane 146_4, as is shown in
[0143] In other words,
[0144]
[0145] In other words,
[0146]
[0147] In other words,
[0148]
[0149] In other words,
[0150] The chip-film module 120 of
[0151] In the following, advantages of embodiments of the present invention are described.
[0152] In embodiments, the requirement of the expansion of the very small contact pads on a semiconductor chip (e.g. a semiconductor component) is realized on a chip-film module (a film interposer), and so is the implementation of contact pads with a sufficiently stable (=thick) metallization (e.g. copper pads with a thickness of 2-5 μm, possibly also with being gilded as an oxidation protection). Thus, what is omitted is the technological realization of a redistribution plane on the starting wafer of the semiconductor chip in a wafer factory, as is conventionally the case.
[0153] The additional method steps needed for manufacturing the chip-film module (e.g. the film interposer) on cost-efficient large-format substrate films may in turn be carried out on a large scale with simplified process technology (not with sub-μm process technology in expensive clean rooms of the wafer factories) in clean laboratories and therefore in a cost-efficient multiple use and automated manner. In particular, reel-to-reel process technologies may be used for manufacturing the conductor paths on the film substrate and for mounting the unpackaged chips (automated pick & place from the wafer composite). In a way, this intermediate step is the compromise between high-resolution lithography processes in clean laboratories (not necessarily a clean room of the wafer factories) and the rather simple process environments in a conventional printed circuit board production.
[0154] The processing of thin semiconductor chips (e.g. semiconductor components) in a printed circuit board factory poses a great challenge since unpackaged thin chips are very prone to breakage. On the other hand, the chip-film module (e.g. the film interposer) provides good protection for the semiconductor chip (e.g. the IC component), thus, quick and robustly implemented processes and machines may be used in the PCB fabrication.
[0155] The combination of the wiring structures (layout) on the chip-film module (e.g. the interposer) and on the printed circuit board planes enables new security features for electronics needing protection (e.g. crypto server, coding methods, copy protection, proof of originality). See also explanations with respect to
[0156] The method enables higher integration densities in the system architecture because it enables shorter connection paths between several semiconductor chips (e.g. IC components), in particular in three-dimensionally stacked chip-film modules.
[0157] For the object of a three-dimensional integration/high integration density, the method uses simpler, less expensive, and readily available process technologies than a wafer-based integration technology based on wafer-factory infrastructures and their expensive process technologies.
[0158] Even though some aspects have been described within the context of a device, it is understood that said aspects also represent a description of the corresponding method, so that a block or a structural component of a device is also to be understood as a corresponding method step or as a feature of a method step. By analogy therewith, aspects that have been described within the context of or as a method step also represent a description of a corresponding block or detail or feature of a corresponding device. Some or all of the method steps may be performed while using a hardware device, such as a microprocessor, a programmable computer, or an electronic circuit. In some embodiments, some or several of the most important method steps may be performed by such a device.
[0159] While this invention has been described in terms of several embodiments, there are alterations, permutations, and equivalents which fall within the scope of this invention. It should also be noted that there are many alternative ways of implementing the methods and compositions of the present invention. It is therefore intended that the following appended claims be interpreted as including all such alterations, permutations and equivalents as fall within the true spirit and scope of the present invention.