CHIP PACKAGING METHOD AND CHIP PACKAGE UNIT
20220157622 · 2022-05-19
Inventors
Cpc classification
H01L23/373
ELECTRICITY
H01L23/36
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L21/78
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L23/3733
ELECTRICITY
H01L21/4875
ELECTRICITY
H01L2224/48137
ELECTRICITY
H01L2924/00012
ELECTRICITY
International classification
H01L21/48
ELECTRICITY
H01L21/78
ELECTRICITY
Abstract
A chip packaging method includes: providing plural chip units; providing a base material, and placing the chip units on the base material; providing an adhesive layer to adhere a metal foil to the chip unit, wherein the metal foil is a part of the base material or additional to the base material; and cutting the chip units on the base material to form plural separated chip package units, wherein each of the chip package units includes a cut metal foil part.
Claims
1. A chip packaging method, including: providing a plurality of chip units, or a wafer including a plurality of chip units; providing a base material, and placing the chip units or the wafer on the base material; providing an adhesive layer to adhere a metal foil to the chip unit or to the wafer, wherein the metal foil is a part of the base material or additional to the base material; and cutting the chip units on the base material or cutting the chip units in the wafer, to form a plurality of separated chip package units, wherein each of the chip package units includes a cut metal foil part.
2. The chip packaging method according to claim 1, wherein the chip units are adhered to the metal foil by the adhesive layer, and a package material is provided to encapsulate the chip units, wherein the package material encapsulates lateral sides of each of the chip units.
3. The chip packaging method according to claim 2, wherein the package material further encapsulates a bottom surface of each of the chip units facing the base material, and/or further encapsulates a top surface on an opposite side of each of the chip units to the bottom surface.
4. The chip packaging method according to claim 2, wherein in each of the chip package units, the cut metal foil part is adhered to a top surface of the chip unit by the adhesive layer.
5. The chip packaging method according to claim 3, wherein the package material encapsulates the top surface of each of the chip units, and in each of the chip package units, the cut metal foil part is adhered to the package material on the top surface.
6. The chip packaging method according to claim 1, wherein the metal foil is not disposed on a side of the base material opposite to another side of the base material facing the chip units.
7. The chip packaging method according to claim 1, wherein a surface area of the cut metal foil part is equal to a top area of the chip package unit, wherein the cut metal foil part and the adhesive layer form a high-efficiency heat transfer side of the chip package unit.
8. The chip packaging method according to claim 1, wherein the base material includes: a substrate stripe, a lead frame stripe, or a wafer dicing tape.
9. The chip packaging method according to claim 8, wherein when the base material includes a substrate strip or a lead frame strip, the chip units are mounted on the base material by flip chip or wire bond.
10. The chip packaging method according to claim 8, wherein when the base material is the wafer dicing tape, each of the chip package units is peeled off from the wafer dicing tape after cutting the wafer on the wafer dicing tape, wherein in each of the chip package units, the cut metal foil part is adhered to the corresponding chip unit by the adhesive layer.
11. The chip packaging method according to claim 8, wherein before the wafer is disposed on the wafer dicing tape, a redistribution layer is formed on the wafer.
12. The chip packaging method according to claim 1, wherein the material of the metal foil includes copper, aluminum, silver, nickel, or a composite metal alloy material.
13. The chip packaging method according to claim 1, wherein the surface of the metal foil is coated with a graphene layer.
14. A chip package unit, including: a chip unit; an adhesive layer and a metal foil, the metal foil adhered to the chip unit by the adhesive layer, wherein the metal foil and the adhesive layer form a high-efficiency heat transfer side of the chip package unit; and a base material and a package material, wherein the chip unit is disposed on the base material, and the package material encapsulates lateral sides of the chip unit.
15. The chip package unit according to claim 14, wherein the package material further encapsulates a bottom surface of the chip unit facing the base material, and/or further encapsulates a top surface on the opposite side of the chip unit to the bottom surface.
16. The chip package unit according to claim 14, wherein a surface area of the metal foil is equal to a top area of the chip package unit.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0015]
[0016]
[0017]
DESCRIPTION OF THE PREFERRED EMBODIMENTS
[0018] The drawings as referred to throughout the description of the present invention are for illustration only, to show the interrelations between the components of the circuit, but not drawn according to actual scale of circuit sizes.
[0019]
[0020]
[0021] In the foregoing step of placing the chip units CHU on the base material 110, the plural chip units CHU can be separately arranged on the base material 110 (
[0022] In one embodiment, the adhesive layer 210 includes an adhesive material with high heat transfer capability to provide good thermal contact efficiency between the metal foil 220 and the chip unit CHU (or wafer WF). The cut metal foil part 220A is adhered to the chip unit CHU by the adhesive layer 210. The heat generated by the operation of the chip unit CHU can be transferred to the cut metal foil part 220A via the adhesive layer 210, and is further transferred to the outside of the chip package unit 250.
[0023] In one embodiment, the base material (such as a substrate stripe or a lead frame stripe) on which plural chip units CHU are disposed, is not required to include the adhesion layer 210 and the metal foil 220. The chip units CHU can be disposed on the base material 110, and the adhesive layer 210 and the metal foil 220 can be disposed on the other side of the plurality of chip units CHU. The chip package units 250 made by this arrangement are shown in
[0024] In one embodiment, the plural chip units CHU are adhered to the adhesive layer 210 (
[0025]
[0026] In one embodiment, in the aforementioned step of providing the wafer WF (
[0027] In one embodiment of the method, the adhesive layer 210 includes an adhesive material with high heat transfer efficiency and good thermal contact capability between the metal foil 220 and the chip unit CHU (or between the metal foil 220 and the wafer WF). The cut metal foil part 220A is adhered to the chip unit CHU by the adhesive layer 210. The heat generated in the operation of the chip unit CHU can be transferred to the cut metal foil part 220A via the adhesive layer 210, and is further transferred to the outside of the chip package unit 250.
[0028] In one embodiment, referring to
[0029] Please refer to the chip package unit 250 shown in
[0030] Compared with the prior art, in the packaging process of the present invention, the metal foil 220 is not disposed on a side of the base material 110 opposite to the side facing the chip unit CHU. Therefore, when cutting the chip package unit 250, the metal foil 220 is cut simultaneously, which can avoid many complicated processes in the prior art such as the requirement of creating an opening in base material 110 for accommodating the metal foil 220, etc. Thus, the present invention has advantages of simpler process, easier manufacture, and lower cost.
[0031] In one embodiment, after disposing the adhesive layer 210 and the metal foil 220 on the chip units CHU, a baking process is performed to cure the adhesive layer 210, to strengthen the bonding between the metal foil 220 and the chip unit CHU.
[0032] In one embodiment, the surface area of the cut metal foil part 220A is equal to the top area of the chip package unit 250. (The term “equal” does not require “exactly equal”; a certain amount of tolerable error is acceptable.) When operating the chip unit CHU, the cut metal foil part 220A can improve the heat dissipation efficiency for the chip unit CHU by increasing the heat dissipation area of the chip unit CHU, which greatly releases heat concentration to achieve good heat dispersion. The cut metal foil part 220A and the adhesive layer 210 provide a high-efficiency heat transfer side of the chip package unit 250.
[0033] In one embodiment, the base material includes a substrate strip or a lead frame strip (for example, the base material 110 is a substrate strip in
[0034] In the embodiment wherein the wafer WF is placed on a wafer dicing tape, before placing the wafer WF on the wafer dicing tape, a redistribution layer can be formed on the wafer WF, to connect the nodes in the circuits of the chip units CHU to different layout locations by wirings in the redistribution layer, to match for chip package requirement.
[0035] In one embodiment, the material of the metal foil 220 includes copper, aluminum, silver, nickel, or a composite metal alloy material, having a heat transfer coefficient higher than that of the package material. Due to packaging requirement for the chip unit, it is the first priority of the package materials to have good packaging molding or overmolding capability, and therefore the heat transfer capability of the selected package material is usually just ordinary, which is insufficient to meet good heat dissipation requirement. The metal foil 220 can greatly improve the heat dissipation efficiency to satisfy this requirement. In one embodiment, the surface of the metal foil 220 is coated with a graphene layer, which can further improve the heat transfer efficiency of the chip unit CHU via the metal foil 220.
[0036] Please refer to
[0037] For the detail of each part in the chip package unit, please refer to the description of the previously described embodiments, which are not redundantly repeated here.
[0038] The present invention has been described in considerable detail with reference to certain preferred embodiments thereof. It should be understood that the description is for illustrative purpose, not for limiting the broadest scope of the present invention. An embodiment or a claim of the present invention does not need to achieve all the objectives or advantages of the present invention. The title and abstract are provided for assisting searches but not for limiting the scope of the present invention. Those skilled in this art can readily conceive variations and modifications within the spirit of the present invention. For example, two or more of the embodiments can be used together, or, a part of one embodiment can be used to replace a corresponding part of another embodiment. In view of the foregoing, the spirit of the present invention should cover all such and other modifications and variations, which should be interpreted to fall within the scope of the following claims and their equal tos.