METHOD FOR FABRICATING SEMICONDUCTOR PACKAGE AND SEMICONDUCTOR PACKAGE USING THE SAME
20220130749 · 2022-04-28
Inventors
- Seung Woo Lee (Seoul, KR)
- Byong Jin Kim (Bucheon-si, KR)
- Won Bae Bang (Seongnam-si, KR)
- Sang Goo Kang (Seoul, KR)
Cpc classification
H01L23/49861
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L21/4853
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L21/4839
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L23/49827
ELECTRICITY
International classification
H01L23/498
ELECTRICITY
H01L21/48
ELECTRICITY
Abstract
Provided are a method for fabricating a semiconductor package and a semiconductor package using the same, which can simplify a fabricating process of the semiconductor package by forming a lead frame on which a semiconductor die can be mounted without a separate grinding process, and can improve product reliability by preventing warpage from occurring during a grinding process. In one embodiment, the method for fabricating a semiconductor package includes forming a frame on a carrier, forming a first pattern layer on the frame, first encapsulating the frame and the first pattern layer using a first encapsulant, forming conductive vias electrically connected to the first pattern layer while passing through the first encapsulant, forming a second pattern layer electrically connected to the conductive vias on the first encapsulant, forming a first solder mask formed on the first encapsulant and exposing a portion of the second pattern layer to the outside, removing the frame by an etching process and etching a portion of the first pattern layer, and attaching a semiconductor die to the first pattern layer.
Claims
1-20. (canceled)
21. A method of manufacturing an electronic device, the method comprising: forming a first conductive pattern (CP1) on a carrier, the first conductive pattern (CP1) comprising a first CP1 side facing a first direction, a second CP1 side opposite the first CP side, and a lateral CP1 side between the first CP1 side and the second CP1 side; after said forming the first conductive pattern (CP1), forming a molded encapsulant (ME) comprising a first ME side, and a second ME side opposite the first ME side; and forming a conductive via; wherein: the conductive via is coupled to the first CP1 side; and the molded encapsulant (ME) laterally surrounds the first conductive pattern (CP1) and the conductive via.
22. The method of claim 21, where the molded encapsulant (ME) laterally surrounds an entirety of the first conductive pattern (CP1) and the conductive via.
23. The method of claim 21, wherein the first conductive pattern (CP1) and the conductive via combine to form a conductive path that extends completely between the first ME side and the second ME side.
24. The method of claim 21, wherein the second ME side is coplanar with the second CP1 side.
25. The method of claim 21, wherein the first ME side is coplanar with a first surface of the conductive via.
26. The method of claim 21, comprising after said forming the first conductive pattern (CP1), after said forming the molded encapsulant (ME), and after said forming the conductive via, plating a metal on the conductive via.
27. The method of claim 21, comprising forming a second conductive pattern (CP2) directly on the conductive via and directly on the molded encapsulant (ME), where the second conductive pattern (CP2) comprises a first CP2 side facing the first direction, a second CP2 side opposite the first CP2 side, and a lateral CP2 side between the first CP2 side and the second CP2 side.
28. The method of claim 21, wherein said forming the molded encapsulant (ME) is performed prior to said forming the second conductive pattern (CP2).
29. A method of manufacturing an electronic device, the method comprising: forming a first conductive pattern (CP1) comprising a first CP1 side facing a first direction, a second CP1 side opposite the first CP side, and a lateral CP1 side between the first CP1 side and the second CP1 side; forming a molded encapsulant (ME) comprising a first ME side facing the first direction, and a second ME side opposite the first ME side; forming a conductive via; and after said forming the first conductive pattern (CP1), after said forming the molded encapsulant (ME), and after said forming the conductive via, forming a second conductive pattern (CP2) on the conductive via and on the first ME side, the second conductive pattern (CP2) comprising a first CP2 side facing the first direction, a second CP2 side opposite the first CP2 side, and a lateral CP2 side between the first CP2 side and the second CP2 side, wherein: the conductive via is coupled to the first CP1 side; the conductive via is coupled to the second CP2 side; and the molded encapsulant (ME) laterally surrounds the first conductive pattern (CP1) and the conductive via.
30. The method of claim 29, comprising forming a solder mask on the second conductive pattern (CP2) and on the molded encapsulant (ME).
31. The method of claim 30, wherein the solder mask is thicker than the second conductive layer.
32. The method of claim 30, wherein the solder mask comprises a lateral side that is coplaner with the lateral ME side.
33. The method of claim 30, wherein the solder mask comprises an aperture, and the method comprises forming a conductive bump that extends through the aperture and is coupled to the first CP2 side.
34. The method of claim 29, wherein the second conductive pattern (CP2) directly contacts the first ME side.
35. An electronic device comprising: a first conductive pattern (CP1) comprising a first CP1 side facing a first direction, a second CP1 side opposite the first CP side, and a lateral CP1 side between the first CP1 side and the second CP1 side; a molded encapsulant (ME) comprising a first ME side facing the first direction, and a second ME side opposite the first ME side; and a conductive via; wherein: the conductive via is coupled to the first CP1 side; and the molded encapsulant (ME) laterally surrounds the first conductive pattern (CP1) and the conductive via.
36. The electronic device of claim 35, comprising a second conductive pattern (CP2) on the conductive via and on the first ME side, the second conductive pattern (CP2) comprising a first CP2 side facing the first direction, a second CP2 side opposite the first CP2 side and coupled to the conductive via, and a lateral CP2 side between the first CP2 side and the second CP2 side.
37. The electronic device of claim 36, wherein the molded encapsulant (ME) laterally surrounds an entirety of the second conductive pattern (CP2).
38. The electronic device of claim 36, comprising a solder mask on the second conductive pattern (CP2) and on the first ME side.
39. The electronic device of claim 38, wherein the solder mask comprises an aperture, and the method comprises forming a conductive bump that extends through the aperture and is coupled to the first CP2 side.
40. The electronic device of claim 38, wherein the solder mask comprises a lateral side that is coplaner with the lateral ME side.
Description
BRIEF DESCRIPTION OF SEVERAL VIEWS OF THE DRAWINGS
[0009]
[0010]
[0011]
[0012]
DETAILED DESCRIPTION
[0013] Reference will now be made in detail to exemplary embodiments of the present disclosure, examples of which are illustrated in the accompanying drawings. Various aspects of the present disclosure may be embodied in many different forms and should not be construed as being limited to the example embodiments set forth herein. Rather, these example embodiments of the disclosure are provided so that this disclosure will be thorough and complete and will convey various aspects of the disclosure to those skilled in the art.
[0014] In the drawings, the thickness of layers and regions are exaggerated for clarity. Here, like reference numerals refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items. In addition, it will also be understood that when an element A is referred to as being “connected to” an element B, the element A can be directly connected to the element B or an intervening element C may be present and the element A and the element B are indirectly connected to each other.
[0015] The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprise/include” and/or “comprising/including,” when used in this specification, specify the presence of stated features, numbers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, numbers, steps, operations, elements, components, and/or groups thereof.
[0016] It will be understood that, although the terms first, second, etc. may be used herein to describe various members, elements, regions, layers and/or sections, these members, elements, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one member, element, region, layer and/or section from another. Thus, for example, a first member, a first element, a first region, a first layer and/or a first section discussed below could be termed a second member, a second element, a second region, a second layer and/or a second section without departing from the teachings of the present disclosure.
[0017] Spatially relative terms, such as “below,” “beneath,” “lower,” “above,” “upper,” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “on” or “above” the other elements or features. Thus, the exemplary term “below” can encompass both an orientation of above and below.
[0018]
[0019] Referring to
[0020] In the forming of the frame (S1), as illustrated in
[0021] In the forming of the first pattern layer (S2), as illustrated in
[0022] For example, the first pattern layer 120 may be made of the same material, e.g., copper (Cu), as the frame 110. In addition, patterning or routing of the first pattern layer 120 may be performed by a photolithographic etching process using a photoresist, but aspects of the present disclosure are not limited thereto.
[0023] In the first encapsulating (S3), as illustrated in
[0024] In the forming of the conductive vias (S4), as illustrated in
[0025] In the forming of the second pattern layer (S5), as illustrated in
[0026] For example, the second pattern layer 150 may be made of the same material, e.g., copper (Cu), as the conductive vias 140. In addition, patterning or routing of the second pattern layer 150 may be performed by a photolithographic etching process using a photoresist, but aspects of the present disclosure are not limited thereto. Moreover, the second pattern layer 150 may be formed together with the conductive vias 140 when the conductive vias 140 are formed in the throughholes in the forming of the conductive vias (S4).
[0027] In the forming of the solder mask (S6), as illustrated in
[0028] In the etching (S7), the carrier 10 and the frame 110 are removed and a portion of the first pattern layer 120 is etched. First, as illustrated in
[0029] Throughout the above-described fabricating process, a lead frame on which a semiconductor die can be mounted may be formed, and the lead frame is referred to as a routable molded lead frame (RtMLF) package. In particular, according to the present disclosure, the RtMLF package can be fabricated without a separate grinding process, a warpage phenomenon can be prevented from occurring during grinding.
[0030] In the attaching of the semiconductor die (S8), as illustrated in
[0031] In addition, the semiconductor die 170 may include, for example, electrical circuits, such as a digital signal process (DSP), a microprocessor, a network processor, a power management process, an audio processor, a radio frequency (RF) circuit, a wireless baseband system-on-chip (SoC) processor, a sensor, or an application specific integrated circuit (ASIC).
[0032] In the attaching of the semiconductor die (S8), as illustrated in
[0033] The second encapsulant 180 completely encapsulates the semiconductor die 170 from a top portion of the first encapsulant 130 to protect the semiconductor die 170 from external shocks and oxidation. The second encapsulant 180 may be made of one selected from the group consisting of a general thermally curable epoxy molding compound, a room-temperature curable glop top for dispensing, and equivalents thereof, but aspects of the present disclosure are not limited thereto.
[0034] In addition, the conductive bumps 190 may include, but are not limited to, eutectic solders (e.g., Sn37Pb), high-lead solders (e.g., Sn95Pb) having a high melting point, lead-free solders (e.g., SnAg, SnCu, SnZn, SnZnBi, SnAgCu and SnAgBi), or equivalents thereto. Moreover, an under bump metal (UBM) may be formed on the second pattern layer 150 and conductive bumps 190 may be formed on the UBM.
[0035] As described above, in the method for fabricating a semiconductor package according to an embodiment of the present disclosure, the lead frame on which the semiconductor die 170 can be mounted may be formed without a separate grinding process by forming the first pattern layer 120 and the first encapsulation 130 on the frame 110, forming the conductive vias 140 passing through the first encapsulation 130 and forming the second pattern layer 150 electrically connected to the conductive vias 140. Accordingly, the fabricating process can be simplified and warpage caused by a grinding process can be prevented, thereby improving the reliability of a product.
[0036]
[0037] Referring to
[0038] The steps of forming a frame (S11), forming a first pattern layer (S12), first encapsulating (S13), forming conductive vias (S14), forming a second pattern layer (S15), forming a first solder mask (S16), and etching (S17) are the same as the steps of forming a frame (S1), forming a first pattern layer (S2), first encapsulating (S3), forming conductive vias (S4), forming a second pattern layer (S5), forming a solder mask (S6), etching (S7), as illustrated in
[0039] In the forming of the second solder mask (S18), as illustrated in
[0040] In the attaching of the semiconductor die (S19), as illustrated in
[0041] Additionally, in the attaching of the semiconductor die (S19), as illustrated in
[0042] While the method for fabricating a semiconductor package and the semiconductor package using the same according to various aspects of the present disclosure have been described with reference to certain supporting embodiments, it will be understood by those skilled in the art that the present disclosure not be limited to the particular embodiments disclosed, but that the present disclosure will include all embodiments falling within the scope of the appended claims.