METHOD OF MANUFACTURING SEMICONDUCTOR DEVICES AND CORRESPONDING SEMICONDUCTOR DEVICE
20220028769 · 2022-01-27
Assignee
Inventors
Cpc classification
H01L23/49524
ELECTRICITY
H01L21/4853
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/97
ELECTRICITY
H01L2224/92164
ELECTRICITY
H01L24/97
ELECTRICITY
H01L24/82
ELECTRICITY
H01L2224/4903
ELECTRICITY
H01L2224/92247
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L21/76894
ELECTRICITY
H01L2224/92247
ELECTRICITY
H01L23/49861
ELECTRICITY
H01L23/49816
ELECTRICITY
H01L2224/45014
ELECTRICITY
H01L2224/04105
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/97
ELECTRICITY
H01L2224/82
ELECTRICITY
H01L2224/82
ELECTRICITY
H01L2224/92244
ELECTRICITY
H01L2224/48137
ELECTRICITY
H01L24/73
ELECTRICITY
H01L2924/00
ELECTRICITY
International classification
H01L23/498
ELECTRICITY
H01L21/48
ELECTRICITY
H01L21/768
ELECTRICITY
Abstract
A semiconductor chip is mounted on a leadframe. A first portion of an insulating package for the semiconductor chip is formed from laser direct structuring (LDS) material molded onto the semiconductor chip. A conductive formation (provided by laser-drilling the LDS material and plating) extends between the outer surface of the first portion of insulating package and the semiconductor chip. An electrically conductive clip is applied onto the outer surface of the first portion of the insulating package, with the electrically conductive clip electrically coupled to the conductive formation and the leadframe. A second portion of the insulating package is made from package molding material (epoxy compound) molded onto the electrically conductive clip and applied onto the outer surface of the first portion of the insulating package.
Claims
1. A semiconductor device, comprising: a leadframe having at least one semiconductor chip mounted thereon; at least one portion of an insulating package over the at least one semiconductor chip on the leadframe, said at least one portion made of a laser direct structuring material molding on the at least one semiconductor chip, the at least one portion of the insulating package having an outer surface; at least one electrically conductive formation extending between an outer surface of the at least one portion of the insulating package and the at least one semiconductor chip; and an electrically conductive clip applied onto the outer surface of the at least one portion of the insulating package, the electrically conductive clip electrically coupled to the at least one electrically conductive formation and electrically coupled to the leadframe, with the at least one semiconductor chip located intermediate the leadframe and the electrically conductive clip.
2. The semiconductor device of claim 1, comprising at least one further portion of the insulating package over the at least one semiconductor chip, the at least one further portion comprising a package molding on the electrically conductive clip and on the outer surface of the at least one portion of the insulating package.
3. The semiconductor device of claim 1, comprising: at least one contact stud bump provided on the at least one semiconductor chip in a position facing said at least one electrically conductive formation; an opening in the laser direct structuring material extending to the at least one contact stud bump; and a conductive material filling said opening to form at least part of said least one electrically conductive formation.
4. The semiconductor device of claim 1, comprising: a mounting paddle for said electrically conductive clip at the outer surface of the at least one portion of the insulating package.
5. The semiconductor device of claim 1, comprising: at least one electrically conductive wire and/or ribbon bonding formation between the leadframe and the at least one semiconductor chip, the at least one electrically conductive wire and/or ribbon bonding formation embedded in the at least one portion of the insulating package.
6. A semiconductor device, comprising: at least one semiconductor chip mounted on a leadframe; a laser direct structuring material molding on said at least one semiconductor chip; said laser direct structuring material molding providing at least one portion of an insulating package for the at least one semiconductor chip, the at least one portion of the insulating package having an outer surface; an opening extending through the molded laser direct structuring material molding to at least one contact of said at least one semiconductor chip; an electrically conductive material in said opening to form at least one electrically conductive formation extending between the outer surface of the at least one portion of the insulating package and the at least one semiconductor chip; a mounting paddle on the outer surface of the at least one portion of the insulating package and in contact with said at least one electrically conductive formation; an electrically conductive clip applied onto the mounting paddle at the outer surface of the at least one portion of the insulating package, said electrically conductive clip being electrically coupled to said at least one semiconductor chip through the at least one electrically conductive formation; and an electrically connection of the electrically conductive clip to the leadframe, where the at least one semiconductor chip is located intermediate the leadframe and the electrically conductive clip.
7. The semiconductor device of claim 6, further comprising a molding material on the electrically conductive clip, said molding material providing at least one further portion of the insulating package for the at least one semiconductor chip.
8. The semiconductor device of claim 6, further comprising at least one contact stud bump on the at least one semiconductor chip, the at least one contact stud bump facing said at least one electrically conductive formation.
9. The semiconductor device of claim 6, wherein said mounting paddle is formed by a plating on the outer surface of the at least one portion of the insulating package.
10. The semiconductor device of claim 6, wherein said electrically conductive material in said opening comprises a plating on an inner wall of said opening.
11. The semiconductor device of claim 6, further comprising one of a solder weld or a laser weld between the electrically conductive clip and the mounting paddle.
12. The semiconductor device of claim 6, further comprising at least one electrically conductive wire and/or ribbon bonding between the leadframe and the at least one semiconductor chip, wherein the at least one electrically conductive wire and/or ribbon bonding is embedded in the at least one portion of insulating package.
13. A semiconductor device, comprising: a semiconductor chip mounted to a leadframe; a contact stud bump on the semiconductor chip; a laser direct structuring material molding on said semiconductor chip and said contact stud bump; a hole extending through the laser direct structuring material molding, wherein said hole reaches said contact stud bump; plating on sidewalls of the hole forming a via; a paddle on an upper surface of the molded laser direct structuring material, said paddle in contact with the via; an electrically conductive clip attached onto the paddle, wherein said electrically conductive clip is electrically coupled to the semiconductor chip through said via; and an electrical connection of the electrically conductive clip to the leadframe.
14. The semiconductor device of claim 13, further comprising a molding material on the electrically conductive clip, wherein said laser direct structuring material molding and said molding material provide an insulating package for the semiconductor chip.
15. The semiconductor device of claim 13, wherein said paddle comprises a plating at an upper surface of the molded laser direct structuring material.
16. The semiconductor device of claim 13, further comprising a weld between the electrically conductive clip and the paddle.
17. The semiconductor device of claim 13, further comprising a bonding wire between the leadframe and the semiconductor chip, and wherein said bonding wire is embedded in the laser direct structuring material molding.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0020] One or more embodiments will now be described, by way of example only, with reference to the annexed figures, wherein:
[0021]
[0022]
[0023]
[0024]
[0025]
DETAILED DESCRIPTION
[0026] In the ensuing description, one or more specific details are illustrated, aimed at providing an in-depth understanding of examples of embodiments of this description. The embodiments may be obtained without one or more of the specific details, or with other methods, components, materials, etc. In other cases, known structures, materials, or operations are not illustrated or described in detail so that certain aspects of embodiments will not be obscured.
[0027] Reference to “an embodiment” or “one embodiment” in the framework of the present description is intended to indicate that a particular configuration, structure, or characteristic described in relation to the embodiment is comprised in at least one embodiment. Hence, phrases such as “in an embodiment” or “in one embodiment” that may be present in one or more points of the present description do not necessarily refer to one and the same embodiment. Moreover, particular conformations, structures, or characteristics may be combined in any adequate way in one or more embodiments.
[0028] The references used herein are provided merely for convenience and hence do not define the extent of protection or the scope of the embodiments.
[0029] It will be otherwise appreciated that details and features herein discussed, singly or in combination, in connection with any one of the figures are not necessarily limited to use in embodiments as exemplified in that figure; such details and features may in fact be applied, singly or in combination, in embodiments as exemplified in any other of the figures annexed herein.
[0030] As noted, power QFN circuits can use clips, attached with soft solder, for instance, as a replacement of conventional wirebond interconnect with the aim of facilitating lower resistance and inductance, while also improving thermal performance.
[0031] Documents such as U.S. Pat. No. 7,663,211B2 and U.S. Pat. No. 8,049,312B2, and United States Patent Application Publication Nos. 2007/0114352A1 and 2008/0173991A1, all of which are incorporated by reference, are exemplary of known arrangements which may suffer from various drawbacks as discussed in the foregoing.
[0032]
[0033] As exemplified herein, the device 10 includes one or more semiconductor chips or dice 12 arranged at a die pad portion 140 of a leadframe 14.
[0034] Electrical connection lines (signal and power, for instance) for the chip(s) or die/dice 12 may be provided (at the front or top surface thereof, for instance): [0035] via wire/ribbon) bonding 16, 160 (to the outer portion of the leadframe 14) and/or [0036] via stud bumps 18 and vias 20 to a routing network and paddle 22 for a clip 24.
[0037] As exemplified herein, the clip 24 extends above the front or top surface of the chip(s) or die/dice 12, with an extension 240 facilitating electrical (and mechanical) coupling to the outer portion of the leadframe 14.
[0038] As discussed previously, replacing (wholly or partly) wirebond/ribbon interconnect via clips such as copper clips is conventional in the art, which makes it unnecessary to provide a more detailed description herein.
[0039] A (single) device 10 as exemplified in
[0042] As well known to those of skill in the art, laser direct structuring (LDS) is a technology adopted in various areas which may involve molding (injection molding, for instance) of resins containing additives. A laser beam can be applied to the surface of a molded part in order to transfer thereto a desired pattern. A metallization process such as an electro-less plating process, involving metals such as copper can then be used to plate a desired conductive pattern on the laser-treated surface. LDS processing is also known to be suited for providing vias or contact pads.
[0043] In
[0044] Essentially,
[0045]
[0046] Stud bumps 18 may be used as a base for laser drilling (as discussed in the following) and may be both a single or a multiple stack.
[0047]
[0048]
[0049]
[0050]
[0051] For simplicity, only the possible locations of individual devices 10 at a leadframe 14 (eight such locations being shown is merely exemplary) are indicated in
[0052] Clip-QFN devices as exemplified in
[0053] A first step (or set of steps) in a process as exemplified herein may involve providing for the or each device/location 10 the basic structure of
[0054] Such a first step (or set of steps) involves conventional criteria and technology, which makes it unnecessary to provide a more detailed description herein.
[0055] This also applies to creating (at the top surface of the chip(s) or die/dice 12) stud bumps 18 at positions where vias 20 will be laser-drilled as discussed in the following.
[0056] Providing stud bumps 18 was also found to be beneficial in order to protect the corresponding silicon sites (pads) from the laser beam used for drilling (for instance, depending on the laser beam used and/or the thickness of the LDS compound 261 over the chip(s) or die/dice 12).
[0057]
[0058] Materials such as epoxy-based molding compounds with filler adapted to be activated by laser radiation, or liquid crystal polymers may be exemplary of LDS material which may be used in embodiments.
[0059]
[0060] This may involve laser-drilling the LDS material 461 at the locations where stud-bumps as 18 were provided at the top surface of the chip(s) or die/dice 12.
[0061] As exemplified in
[0065] Whatever the option adopted, after LDS activation by laser the wall of the aperture(s) thus formed can be plated (Cu plated, for instance) by resorting to conventional plating technology in order to complete the structure by connecting the pads on the chip(s) or die/dice 12 (the stud bumps 18, for instance) to a paddle 22 for clip soldering created “on top” of the LDS body 261 having the vias 20 extending therethrough.
[0066] Such steps are schematically represented in
[0067]
[0068] The flow chart of
[0069] As exemplified in
[0070] It will be appreciated that the clip 24 can be of a standard type adapted to be accommodated in the molding cavity size used for the first molding step of the LDS material 261.
[0071] As exemplified in
[0072]
[0073] A method as exemplified herein may comprise: [0074] providing a leadframe (for instance, 14) having at least one semiconductor chip (for instance, 12) thereon, [0075] molding onto the at least one semiconductor chip on the leadframe laser direct structuring, LDS, material to provide at least one portion (for instance, 261) of (electrically) insulating package for the at least one semiconductor chip on the leadframe, the at least one portion of insulating package having an outer surface (for instance, 2610), [0076] providing at least one electrically conductive formation (for instance, one or more vias 20) extending between the outer surface of the at least one portion of insulating package and the at least one semiconductor chip on the leadframe, [0077] applying onto the outer surface of the at least one portion of insulating package an electrically conductive clip (for instance, 24), the clip electrically coupled to the at least one electrically conductive formation and the leadframe (for instance, at 140A) with the at least one semiconductor chip located intermediate the leadframe and the clip.
[0078] A method as exemplified herein may comprise molding onto the clip applied onto the outer surface of the at least one portion of insulating package molding material to provide at least one further portion (for instance, 262) of package for the at least one semiconductor chip on the leadframe.
[0079] A method as exemplified herein may comprise providing on the at least one semiconductor chip at least one contact stud bump (for instance, 18) facing said at least one electrically conductive formation.
[0080] A method as exemplified herein may comprise providing at the outer surface of the at least one portion of insulating package a mounting paddle (for instance, 22) for said clip.
[0081] In a method as exemplified herein providing said at least one electrically conductive formation may comprise: [0082] laser drilling (for instance, 102) the laser direct structuring material to provide at least one hole therethrough, and [0083] plating (for instance, 104) the inner wall of said at least one hole.
[0084] A method as exemplified herein may comprise providing said mounting paddle for said clip by plating the outer surface of the at least one portion of insulating package.
[0085] A method as exemplified herein may comprise applying the electrically conductive clip onto the outer surface of the at least one portion of insulating package via solder welding or laser welding.
[0086] A method as exemplified herein, wherein the clip is intended to only partly replace wire/ribbon bonding, may comprise providing at least one electrically conductive wire (for instance, 16) and/or ribbon (for instance, 160) bonding formation between the leadframe and the at least one semiconductor chip, wherein providing at least one electrically conductive wire and/or ribbon bonding formation is prior to molding onto the at least one semiconductor chip on the leadframe said laser direct structuring material wherein the at least one electrically conductive wire and/or ribbon bonding formation is embedded in the at least one portion of insulating package.
[0087] A semiconductor device (for instance, 10) as exemplified herein, may comprise: [0088] a leadframe having at least one semiconductor chip thereon, [0089] laser direct structuring material molded onto the at least one semiconductor chip on the leadframe to provide at least one portion of insulating package for the at least one semiconductor chip on the leadframe, the at least one portion of insulating package having an outer surface, [0090] at least one electrically conductive formation extending between the outer surface of the at least one portion of insulating package and the at least one semiconductor chip on the leadframe, [0091] an electrically conductive clip applied onto the outer surface of the at least one portion of insulating package, the clip electrically coupled to the at least one electrically conductive formation and the leadframe with the at least one semiconductor chip located intermediate the leadframe and the clip.
[0092] A semiconductor device as exemplified herein may comprise at least one further portion of package for the at least one semiconductor chip on the leadframe, the at least one further package portion comprising package molding material molded onto the clip applied onto the outer surface of the at least one portion of insulating package.
[0093] A semiconductor device as exemplified herein may comprise one or more of the following features: [0094] at least one contact stud bump provided on the at least one semiconductor chip on the leadframe facing said at least one electrically conductive formation; and/or [0095] a mounting paddle for said clip at the outer surface of the at least one portion of insulating package; and/or [0096] at least one electrically conductive wire and/or ribbon bonding formation between the leadframe and the at least one semiconductor chip, the at least one electrically conductive wire and/or ribbon bonding formation embedded in the at least one portion of insulating package.
[0097] Without prejudice to the underlying principles, the details and embodiments may vary, even significantly, with respect to what has been disclosed by way of example only, without departing from the extent of protection.
[0098] The claims are an integral portion of the disclosure of the invention as provided herein.