Semiconductor device having an inductor
11393782 · 2022-07-19
Assignee
Inventors
Cpc classification
H01L2924/00014
ELECTRICITY
H01L2224/05568
ELECTRICITY
H01L2924/13091
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L23/5227
ELECTRICITY
H01L2924/13091
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L2224/0615
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L2924/00
ELECTRICITY
International classification
H01L23/498
ELECTRICITY
Abstract
A semiconductor device is provided with a semiconductor chip. The semiconductor chip has a semiconductor substrate, an interconnect layer, an inductor and conductive pads (first pads). The interconnect layer is provided on the semiconductor substrate. The interconnect layer includes the inductor. The pads are provided on the interconnect layer. The pads are provided in a region within a circuit forming region of the semiconductor chip, which does not overlap the inductor.
Claims
1. A semiconductor device, comprising: a semiconductor substrate; MOS transistors provided on a main surface of the semiconductor substrate; an interconnect layer including at least one inductor and at least one interconnect, and provided on the main surface of the semiconductor substrate such that the MOS transistors are covered with the interconnect layer, the at least one inductor and the at least one interconnect being located at a same layer as each other, the interconnect layer having an upper surface that is parallel to the main surface of the semiconductor substrate; and conductive pads provided on the upper surface of the interconnect layer that is exposed, the conductive pads being mechanically connectable with bumps, respectively, at an exposed upper surface of each of the conductive pads, wherein the conductive pads are provided in a region of the upper surface of the interconnect layer, which does not overlap with the at least one inductor, and which is located above the at least one interconnect, wherein there are no conductive pads above the at least one inductor, wherein the MOS transistors are provided in a region of the main surface of the semiconductor substrate, which does not overlap with the at least one inductor, and wherein there are no MOS transistors below the at least one inductor.
2. The semiconductor device according to claim 1, wherein the conductive pads are provided in a plurality of lines.
3. The semiconductor device according to claim 1, wherein the conductive pads are regularly arranged in plan view, except a region, which overlaps the at least one inductor.
4. The semiconductor device according to claim 1, wherein the bumps are provided on the conductive pads, respectively, and wherein the bumps are provided in a region, which does not overlap with the at least one inductor.
5. The semiconductor device according to claim 1, wherein the at least one inductor is made of an interconnect included in the interconnect layer, the at least one inductor being formed in coil shape.
6. The semiconductor device according to claim 1, wherein the at least one interconnect included in the interconnect layer is provided in a region, which does not overlap with the at least one inductor.
7. The semiconductor device according to claim 1, wherein a distance between the at least one inductor and the main surface of the semiconductor substrate, on which the MOS transistors are provided, is greater than a distance between the at least one inductor and the upper surface of the interconnect layer, on which the first conductive pads are provided, in a thickness direction of the interconnect layer.
8. The semiconductor device according to claim 7, wherein the at least one interconnect of the interconnect layer is provided in a region not overlapping with the at least one inductor.
9. The semiconductor device according to claim 8, wherein the conductive pads are arranged in a first pitch, wherein the at least one inductor includes a first inductor, wherein the conductive pads provided on the upper surface of the interconnect layer include a first conductive pad and a second conductive pad, wherein the first inductor is located between the first conductive pad and the second conductive pad in plan view, and wherein a distance between the first conductive pad and the second conductive pad is greater than the first pitch of the conductive pads.
10. The semiconductor device according to claim 1, wherein the conductive pads are arranged in a first pitch, wherein the at least one inductor has a first inductor, wherein the conductive pads have a first conductive pad and a second conductive pad, wherein the first inductor is located between the first conductive pad and the second conductive pad in plan view, and wherein a distance between the first conductive pad and the second conductive pad is greater than the first pitch of the conductive pads.
11. The semiconductor device according to claim 1, wherein one of the MOS transistors is overlapped with one of said conductive pads.
12. The semiconductor device according to claim 1, wherein the at least one interconnect has a first interconnect, and wherein the at least one inductor and the first interconnect are formed in the same layer.
13. The semiconductor device according to claim 1, wherein the conductive pads are exposed toward outside.
14. The semiconductor device according to claim 1, wherein the conductive pads are exposed from the interconnect layer.
15. The semiconductor device according to claim 1, wherein the conductive pads are formed in the same layer with each other.
16. The semiconductor device according to claim 1, wherein the interconnect layer is provided directly on the main surface of the semiconductor substrate.
17. The semiconductor device according to claim 1, wherein the MOS transistors and the at least one interconnect are disposed directly under the conductive pads.
18. The semiconductor device according to claim 1, wherein the conductive pads are located above and spaced apart from the at least one interconnect.
19. A semiconductor device, comprising: a semiconductor substrate; a MOS transistor provided on a main surface of the semiconductor substrate; an interconnect layer including at least one inductor and at least one interconnect, the interconnect layer being provided on the main surface of the semiconductor substrate such that the MOS transistor is covered with the interconnect layer, the at least one inductor and the at least one interconnect being located at a same layer as each other, the interconnect layer having an upper surface that is parallel to the main surface of the semiconductor substrate; and a conductive pad provided on the upper surface of the interconnect layer and located above the at least one interconnect, that is exposed, the conductive pad being mechanically connectable with a bump at the exposed upper surface of the conductive pad, wherein the conductive pad is provided in a region of the upper surface of the interconnect layer, which does not overlap with the at least one inductor, and which is located above the at least one interconnect, wherein there is no conductive pad above the at least one inductor, wherein the MOS transistor is provided in a region of the main surface of the semiconductor substrate, which does not overlap with the at least one inductor, and wherein there is no MOS transistor provided below the at least one inductor.
20. The semiconductor device according to claim 19, wherein the bump is provided on the conductive pad, and wherein the bump is provided in a region, which does not overlap with the at least one inductor.
21. The semiconductor device according to claim 20, wherein the MOS transistor is overlapped with the conductive pad.
22. The semiconductor device according to claim 20, wherein the conductive pad is exposed toward outside.
23. The semiconductor device according to claim 20, wherein the conductive pad is exposed from the interconnect layer.
24. The semiconductor device according to claim 19, wherein the conductive pad is spaced apart from the at least one interconnect.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The above and other objects, advantages and features of the present invention will be more apparent from the following description of certain preferred embodiments taken in conjunction with the accompanying drawings, in which:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
DETAILED DESCRIPTION
(12) The invention will be now described herein with reference to illustrative embodiments. Those skilled in the art will recognize that many alternative embodiments can be accomplished using the teachings of the present invention and that the invention is not limited to the embodiments illustrated for explanatory purposed.
(13) In the following, a preferred embodiments of the semiconductor device according to the present invention are described in detail in reference to the drawings. Here, the same symbols are attached to elements which are the same in the drawings, and descriptions for the same elements are not repeated.
First Embodiment
(14)
(15) The interconnect layer 14 is provided on the semiconductor substrate 12. The interconnect layer 14 includes the inductor 16 and interconnects 29. The inductor 16 is formed of an interconnect in coil form in the interconnect layer 14.
(16) The pads 18 are provided on the interconnect layer 14. The pads 18 are provided in a circuit forming region D1 of the semiconductor chip 10. That is to say, a circuit forming region is provided directly under the pads 18. The circuit forming region is a region where circuit elements and interconnects are formed. The circuit elements referred to herein include active elements, such as transistors, and passive elements, such as resistors, capacitors and inductors, and do not include interconnects. In
(17) As can be seen from
(18) The bumps 20 are provided on the pads 18 of the semiconductor chip 10. The bumps 20 are also provided in a region which does not overlap the inductor 16 in a plan view, as are the pads 18. The bumps 20 are, for example, solder bumps or gold bumps. The bumps 20 function as external electrode terminals for the semiconductor device 1. When the semiconductor device 1 is mounted on a substrate, such as an interconnect substrate, the semiconductor device 1 and the substrate are connected to each other via these bumps 20. Here, the humps 20 are not shown in the plan view of
(19) The effects of the present embodiment are described below. In the semiconductor device 1, the circuit forming region is provided directly under the pads 18. As a result, a sufficient number of pads 18 can be provided without increasing the chip size. In addition, the pads 18 are placed shunning the portion above the inductor 16. As a result, the magnetic field of the inductor 16 can be prevented from generating an eddy current in the pads 18. Therefore, a semiconductor device 1, where it is possible to prevent an eddy current from being generated in the pads 18 while preventing increase in the chip size, can be implemented.
(20) Furthermore, the bumps 20 are also provided in a region which does not overlap the inductor 16 in a plan view. As a result, the magnetic field of the inductor 16 can also be prevented from generating an eddy current in the bumps 20. If an eddy current is generated in the bumps 20, the strength of the magnetic field in the inductor lowers, as in the case where an eddy current is generated in the pads 18.
(21) The pads 18 are aligned in a square pattern in regions other than the region, which overlaps the inductor 16 in a plan view. As a result, a great number of pads 18 can be provided. Here, the pads 18 may be aligned in a diagonal grid pattern instead of in a square pattern.
(22) The inductor 16 is formed of an interconnect in coil form in the interconnect layer 14. As a result, the inductor 16 can be easily provided in the semiconductor chip 10.
(23) According to the present embodiment, all of the pads 18 are in the circuit forming region D1, and therefore, the chip size can be kept particularly small.
Second Embodiment
(24)
(25) The pads 32 are also provided in a region, which does not overlap the inductor 16 in a plan view, of the semiconductor chip 10 as are the pads 18 and the bumps 20. Furthermore, interconnects 34 provided inside the mounting substrate 30 are also provided in a region, which does not overlap the inductor 16 in a plan view, of the semiconductor chip 10. The interconnects 34 are electrically connected to the pads 32.
(26) According to the present embodiment, the pads 32 and the interconnects 34 are provided in a region, which does not overlap the inductor 16 in a plan view. As a result, the magnetic field of the inductor 16 can be prevented from generating an eddy current in the pads 32 and the interconnects 34. If an eddy current is generated in the pads 32 or the interconnects 34, the strength of the magnetic field of the inductor lowers, as in the case where an eddy current is generated in the pads 18. Other effects of the present embodiment are the same as in the first embodiment.
(27) Here, according to the present embodiment, only either of the pads 32 and the interconnects 34 may be placed shunning the portion under the inductor 16.
Third Embodiment
(28)
(29) In the semiconductor device 3, portions of the interconnects 34a, 34b, 34c and 34d may be provided in a region, which does not overlap the inductor 16 in a plan view. By doing so, the eddy current generated in the interconnects 34 by the magnetic field of the inductor 16 can be kept small. In addition, from the point of view to achieve the effect efficiently, it is preferable select interconnects closer to the inductor 16 in priority as interconnects, which are not located under the inductor 16.
(30) Accordingly, in the case where either among the interconnects 34a, 34h, 34c and 34d are selected as interconnects, which are not located under the inductor 16, it is preferable, select the interconnects 34a as shown in
(31) The semiconductor device according to the present invention is not limited to those according to the above described embodiments, and various modifications are possible. For example, various arrangements are possible for the pads 18, in addition to the example shown in
(32) Here, from the point of view of securing sufficient pad resource, it is preferable for the pads 18 to be provided in a plurality of lines in at least either one region among the first, second, third and fourth regions defined as follows. In order to define these regions, as shown in
(33) Furthermore, as shown in
(34) From the point of view of securing sufficient pad resource in the regions R5, R6, R7 and R8, which are defined in this manner, it is preferable for pads 18 to be provided in at least one of regions R5 and R6, and for pads 18 to be provided in at least one of regions R7 and R8.
(35) In the following, the above described
(36) In addition, in
(37) Here, in
(38) In addition,
(39) In addition, though examples where all of the pads 18 are provided within the circuit forming region D1 are shown according to the above described embodiments, some parts 18 may be provided outside the circuit forming region D1.
(40) It is apparent that the present invention is not limited to the above embodiment, but may be modified and changed without departing from the scope and spirit of the invention.