Method of making reverse conducting insulated gate bipolar transistor
11101137 · 2021-08-24
Assignee
Inventors
- Zhiqiang Niu (Santa Clara, CA, US)
- Long-Ching Wang (Cupertino, CA, US)
- Yueh-Se Ho (Sunnyvale, CA, US)
- Lingpeng Guan (San Jose, CA, US)
- Wenjun Li (Portland, OR, US)
Cpc classification
H01L29/66325
ELECTRICITY
H01L21/304
ELECTRICITY
H01L27/0727
ELECTRICITY
H01L21/822
ELECTRICITY
H01L21/8213
ELECTRICITY
H01L29/7397
ELECTRICITY
H01L21/0475
ELECTRICITY
International classification
H01L21/82
ELECTRICITY
H01L21/306
ELECTRICITY
H01L29/66
ELECTRICITY
H01L21/04
ELECTRICITY
H01L21/3213
ELECTRICITY
H01L21/304
ELECTRICITY
Abstract
A process is applied to develop a plurality of reverse conducting insulated gate bipolar transistors (RCIGBTs). The process comprises the steps of providing a wafer, applying a first grinding process, patterning a mask, applying an etching process, removing the mask, implanting N++ type dopant, applying a second grinding process forming a TAIKO ring, implanting P+ type dopant, annealing and depositing TiNiAg or TiNiVAg, removing the TAIKO ring, attaching a tape, and applying a singulation process. The mask can be a soft mask or a hard mask. The etching process can be a wet etching only; a wet etching followed by a dry etching; or a dry etching only.
Claims
1. A method for fabricating a plurality of reverse conducting insulated gate bipolar transistors (RCIGBTs), the method comprising the steps of: providing a wafer comprising a plurality of insulated gate bipolar transistors (IGBT) top structures formed on a first side of the wafer; patterning a mask on a second side of the wafer, the second side of the wafer being opposite the first side of the wafer; applying an etching process forming a plurality of trenches on the second side of the wafer; removing the mask; implanting N++ type dopant from the second side of the wafer into a plurality of bottom surfaces of the plurality of trenches; applying a grinding process reducing a thickness of the wafer from the second side of the wafer to the plurality of bottom surfaces of the plurality of trenches; implanting P+ type dopant from the second side forming a plurality of P+ regions and a plurality of N+ regions; depositing a metal layer overlaying the plurality of P+ regions and the plurality of N+ regions; and applying a singulation process to separate the plurality of IGBT top structures into the plurality of RCIGBTs.
2. The method for fabricating the plurality of RCIGBTs of claim 1, wherein the wafer comprising the plurality of IGBT top structures formed on the first side of the wafer is provided with a predetermined thickness in a range from two hundred to seven hundred microns.
3. The method for fabricating the plurality of RCIGBTs of claim 2, before the step of patterning the mask on the second side of the wafer, wherein an entirety of the wafer is flat through an edge of the wafer.
4. The method for fabricating the plurality of RCIGBTs of claim 1, further comprising a step of grinding the wafer to a thickness ranging from two hundred to seven hundred microns from the second side before the step of patterning the mask on the second side of the wafer.
5. The method for fabricating the plurality of RCIGBTs of claim 1, wherein a thickness from the plurality of bottom surfaces of the plurality of trenches to a top surface of the wafer on the first side is fifty to ninety microns.
6. The method for fabricating the plurality of RCIGBTs of claim 1, wherein a width of each of the plurality of N+ regions is at least thirty microns.
7. The method for fabricating the plurality of RCIGBTs of claim 6, wherein each of the plurality of N+ regions is a square area separated by P+ regions.
8. The method for fabricating the plurality of RCIGBTs of claim 1, wherein the mask is a soft mask; and wherein the step of patterning the mask on the second side of the wafer comprises the sub-step of lithography patterning the soft mask on the wafer.
9. The method for fabricating the plurality of RCIGBTs of claim 8, after applying the etching process, wherein the soft mask comprises a plurality of overhang regions.
10. The method for fabricating the plurality of RCIGBTs of claim 1, wherein the mask is a hard mask; and wherein the step of patterning the mask on the second side of the wafer comprises the sub-steps of generating an oxidation layer on the wafer; and removing a plurality of portions of the oxidation layer forming the hard mask.
11. The method for fabricating the plurality of RCIGBTs of claim 1, wherein the step of applying the etching process comprises the sub-step of applying a wet etching so that a thickness from the plurality of bottom surfaces of the plurality of trenches to a top surface of the wafer on the first side is in a range from fifty microns to ninety microns.
12. The method for fabricating the plurality of RCIGBTs of claim 1, wherein the step of applying the etching process comprises the sub-steps of applying a wet etching; and applying a dry etching so that a thickness from the plurality of bottom surfaces of the plurality of trenches to a top surface of the wafer on the first side is in a range from fifty microns to ninety microns.
13. The method for fabricating the plurality of RCIGBTs of claim 1, wherein the step of applying the etching process comprises the sub-step of applying a dry etching so that a thickness from the plurality of bottom surfaces of the plurality of trenches to a top surface of the wafer on the first side is in a range from fifty microns to ninety microns.
14. The method for fabricating the plurality of RCIGBTs of claim 1, wherein each of the plurality of RCIGBTs comprises an IGBT contact area; a diode contact area adjacent to the IGBT contact area; an N drift layer attached to the IGBT contact area and the diode contact area; a P− base layer attached to the N drift layer; an emitter metal layer; and a plurality of trench gates passing through the P− base layer.
15. The method for fabricating the plurality of RCIGBTs of claim 14, wherein a window size of a fast recovery diode (FRD) area is at least thirty microns by thirty microns; and wherein a pitch between the FRD and an adjacent FRD is in a range from one millimeter to two millimeters.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
DETAILED DESCRIPTION OF THE INVENTION
(10)
(11) In block 102, referring now to
(12) In block 104, referring now to
(13) In block 106, referring now to
(14) In block 108, referring now to
(15) In block 110, referring now to
(16) In block 112, referring now to
(17) In examples of the present disclosure, double plus (++) heavily doped has ion concentration in a range above 10.sup.18 cm.sup.−3. Plus doped (+) has ion concentration in a range from 10.sup.16 to 10.sup.18 cm.sup.−3. Lightly doped has ion concentration in a range below 10.sup.16 cm.sup.−3.
(18) In block 114, referring now to
(19) In block 116, referring now to
(20) In block 118, referring now to
(21) A In block 120, referring now to
(22) In block 122, referring now to
(23) In block 124, referring now to
(24)
(25)
(26) Those of ordinary skill in the art may recognize that modifications of the embodiments disclosed herein are possible. For example, a number of the RCIGBTs fabricated from one wafer may vary. The thickness of the wafer may vary. A pitch between an FRD and an adjacent FRD may vary. Other modifications may occur to those of ordinary skill in this art, and all such modifications are deemed to fall within the purview of the present invention, as defined by the claims.