SEMICONDUCTOR CHIP STACK ARRANGEMENT AND SEMICONDUCTOR CHIP FOR PRODUCING SUCH A SEMICONDUCTOR CHIP STACK ARRANGEMENT
20210193619 ยท 2021-06-24
Inventors
Cpc classification
H01L2224/056
ELECTRICITY
H01L23/36
ELECTRICITY
H01L2224/0401
ELECTRICITY
H01L21/78
ELECTRICITY
H01L25/0652
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/16238
ELECTRICITY
H01L2225/06513
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/056
ELECTRICITY
H01L2224/16108
ELECTRICITY
H01L2225/06517
ELECTRICITY
H01L2224/94
ELECTRICITY
H01L2224/2919
ELECTRICITY
H01L2224/29076
ELECTRICITY
H01L2224/2919
ELECTRICITY
H01L25/065
ELECTRICITY
H01L23/49811
ELECTRICITY
H01L2224/94
ELECTRICITY
H01L23/49833
ELECTRICITY
H01L2224/0384
ELECTRICITY
H01L2224/81192
ELECTRICITY
H01L24/73
ELECTRICITY
International classification
H01L25/065
ELECTRICITY
H01L23/36
ELECTRICITY
Abstract
A semiconductor-chip stack package includes a plurality of semiconductor chips disposed in a stack arrangement and at least one connecting substrate which connects the semiconductor chips. The semiconductor chips include a chip terminal face on a chip edge extending at least partially as a side terminal face in a side surface of the semiconductor chip. The side surfaces of the semiconductor chips provided with the side terminal face are arranged in a shared side surface plane S of the semiconductor-chip stack arrangement. The connecting substrate is arranged with a contact surface parallel to the side surface plane S of the semiconductor chips. Substrate terminal faces are formed on the contact surface for connecting a connection conductor structure formed in the connecting substrate and which are connected to the side terminal faces via a connecting material in a connection plane V1 parallel to the contact surface.
Claims
1. A semiconductor-chip stack package comprising a plurality of semiconductor chips disposed in a stack arrangement and at least one connecting substrate which connects the semiconductor chips, the semiconductor chips being equipped with at least one chip terminal face on at least one chip edge, said chip terminal face extending at least partially as a side terminal face in a side surface of the semiconductor chip formed on the chip edge, the side surfaces of the semiconductor chips provided with the side terminal face being arranged in a shared side surface plane S of the semiconductor-chip stack arrangement, the connecting substrate being arranged with a contact surface parallel to the side surface plane S of the semiconductor chips and comprising substrate terminal faces which are formed on the contact surface for connecting a connection conductor structure formed in the connecting substrate and which are connected to the side terminal faces in an electrically conductive manner via a connecting material in a connection plane V1 parallel to the contact surface.
2. The semiconductor-chip stack package according to claim 1, wherein the side terminal faces are each formed from a separation surface of connecting bodies which are arranged in dividing planes of a wafer and are cut from the wafer for forming the separation surface when separating the semiconductor chips.
3. The semiconductor-chip stack package according to claim 2, wherein the side terminal faces have a contact metallization applied on the side terminal faces after the semiconductor chips have been separated from the wafer.
4. The semiconductor-chip stack package according to claim 1, wherein the side terminal faces have a concave contact surface for forming a contact recess.
5. The semiconductor-chip stack package according to claim 4, wherein the contact surfaces of the adjacent semiconductor chips in the stack arrangement form a contact groove extending along the stacking height.
6. The semiconductor-chip stack package according to claim 4, wherein the connecting material arranged on the substrate terminal faces of the connecting substrate forms convex contact bumps which engage in the contact recess of the side terminal faces.
7. The semiconductor-chip stack package according to claim 1, wherein the semiconductor chips are at least partially equipped with at least one additional chip terminal face on their upper side and/or their lower side in addition to the side terminal faces.
8. The semiconductor-chip stack package according to claim 1, wherein opposite the contact surface, the connecting substrate has a second contact surface having substrate terminal faces for forming a second connection plane V2.
9. The semiconductor-chip stack package according to claim 8, wherein the second connection plane V2 serves for connection to a second stack arrangement of semiconductor chips such that the connecting substrate is sandwiched between the two stack arrangements.
10. The semiconductor-chip stack package according to claim 8, wherein the second connection plane V2 serves for connection to a functional substrate.
11. The semiconductor-chip stack package according to claim 10, wherein the functional substrate is realized as a semiconductor chip.
12. The semiconductor-chip stack package according to claim 10, wherein the functional substrate is realized as a cooling substrate.
13. The semiconductor-chip stack package according to claim 1, wherein spacer elements are arranged between the semiconductor chips for realizing a defined stacking height of the stack arrangement.
14. The semiconductor-chip stack package according to claim 13, wherein the spacer elements are molded bodies in an adhesive mass which connects the semiconductor chips.
15. A semiconductor chip for producing a semiconductor-chip stack package according to claim 1, wherein side terminal faces which are each formed from a separation surface of connecting bodies which are arranged in dividing planes of a wafer and are cut from the wafer for forming the separation surface when separating the semiconductor chips.
16. The semiconductor chip according to claim 15, wherein the side terminal faces have a contact metallization applied on the side terminal faces after the semiconductor chips have been separated from the wafer.
17. The semiconductor chip according to claim 15, wherein the side terminal faces have a concave contact surface for forming a contact recess.
Description
[0027] In the following, preferred embodiments of the semiconductor-chip stack package and of a wafer for producing the semiconductor chips particularly suited for the production of the semiconductor-chip stack package are described in further detail by means of the drawings.
[0028]
[0029]
[0030]
[0031]
[0032]
[0033]
[0034]
[0035]
[0036]
[0037] For realizing semiconductor-chip stack package 10, semiconductor-chip stack arrangement 18 is contacted with two connecting substrates 19 in an electrically conductive manner via side terminal faces 13 of semiconductor chips 11 in such a manner that one side terminal face 13 in each case is connected to one substrate terminal face 21 arranged on a contact surface 20 of connecting substrate 19.
[0038] As
[0039] As exemplified in the embodiment at hand, a solder material is used as a connecting material, the solder material being applied on substrate terminal faces 21 in the form of contact bumps 25, as the illustration in
[0040] As is shown in particular in
[0041] In a schematic sectional view,
[0042] A connection conductor structure 31 formed in connecting substrate 19 allows the connection between terminal circuit board 17 and all semiconductor chips 11 which are connected to connecting substrate 19 in an electrically conductive manner via their side terminal faces 13. Substrate terminal faces 21 arranged in contact surface 20 of connecting substrate 19 in turn allow connecting substrate 19 to be contacted with the integrated circuits (not further illustrated) of semiconductor chips 11 which are formed in internal conductor path structures 32 of semiconductor chips 11.
[0043]
[0044] In addition to connecting substrate 43 which connects semiconductor chips 11 of stack arrangements 41, 42, stack arrangements 41, 42 are each equipped with an additional connecting substrate 19 in such a manner that semiconductor-chip stack package 40 comprises each stack arrangement 41, 42 arranged between two connecting substrates 19 and 43, connecting substrate 43 sandwiched between stack arrangements 41, 42 at the same time allowing an electrical connection between stack arrangements 41, 42.
[0045]
[0046]
[0047]