Method of manufacturing a field effect transistor with optimized performances
11121231 · 2021-09-14
Assignee
Inventors
Cpc classification
H01L29/66545
ELECTRICITY
H01L29/66628
ELECTRICITY
H01L29/66651
ELECTRICITY
H01L29/66613
ELECTRICITY
H01L29/42392
ELECTRICITY
H01L29/78684
ELECTRICITY
H01L29/78696
ELECTRICITY
International classification
H01L29/66
ELECTRICITY
H01L29/06
ELECTRICITY
H01L29/786
ELECTRICITY
H01L29/423
ELECTRICITY
Abstract
A method for fabricating a field-effect transistor includes: providing a structure including a first layer of semiconductor material, a doped second layer of semiconductor material arranged on top of the first layer of semiconductor material, the composition of which is different from that of the first layer, two spacers made of dielectric material arranged on top of the second layer of semiconductor material and separated by a groove, the second layer of semiconductor material being accessible at the bottom of the groove; etching the second layer of semiconductor material at the bottom of the groove until reaching the first layer of semiconductor material in such a way as to retain the second layer of semiconductor material beneath the spacers on either side of the groove; and then forming a gate stack in the groove.
Claims
1. A method for fabricating a field-effect transistor, the method comprising: providing a structure comprising a first layer of semiconductor material; forming a second layer, which is a doped layer of semiconductor material on top of the first layer, a composition of the second layer being different from a composition of the first layer; forming a sacrificial gate and two spacers made of a dielectric material that are arranged on top of the second layer, the sacrificial gate being arranged between the spacers; removing the second layer on either side of an assembly formed by the sacrificial gate and the spacers; removing the sacrificial gate to form a groove separating the spacers, the second layer being accessible at a bottom of the groove; etching the second layer at the bottom of the groove until reaching the first layer in such a way as to retain the second layer beneath the spacers on either side of the groove; and forming a gate stack in the groove.
2. The method according to claim 1, wherein the first layer is made of silicon alloy.
3. The method according to claim 2, wherein the first layer is made of silicon alloy that is not intentionally doped.
4. The method according to claim 3, wherein, prior to the forming the gate stack in the groove, the method further comprises: depositing, by means of epitaxy, a third layer of an alloy of silicon that is not intentionally doped or with a doping level that is lower than a doping level of the second layer on top of the first layer at the bottom of the groove.
5. The method according to claim 4, wherein the third layer is made of SiGe.
6. The method according to claim 4, wherein the third layer is deposited with a thickness that is identical to a thickness of the second layer present beneath the spacers.
7. The method according to claim 2, wherein the second layer is made of SiGe or silicon alloy.
8. The method according to claim 1, wherein the etching the second layer is carried out by an anisotropic etching.
9. The method according to claim 1, wherein the forming the gate stack comprises depositing a gate dielectric on top of the first layer exposed at the bottom of the groove.
10. The method according to claim 1, wherein: the method further comprises: depositing, by means of epitaxy, a silicon alloy above the first layer on either side of the assembly.
11. The method according to claim 1, wherein a thickness of the second layer of the structure provided is between 2 and 5 nm.
12. The method according to claim 1, wherein a width of groove is at most equal to 40 nm.
13. The method according to claim 1, wherein the forming the second layer is carried out by depositing, by means of epitaxy, a layer of doped semiconductor material on top of the first layer so as to form the second layer.
14. The method according to claim 1, wherein in the etching, the second layer at the bottom of the groove is etched until reaching the first layer in such a way as to retain the second layer beneath the spacers on either side of the groove, wherein the entire first layer is also retained.
15. The method according to claim 1, wherein the method is performed at a temperature below 1000° C.
16. The method according to claim 1, wherein the method is compliant with 3D integration.
Description
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
(1) Other features and advantages of the invention will become clearly apparent from the description thereof that is given hereinafter, by way of indication and without any limitation, with reference to the appended drawings, in which:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17)
(18)
(19)
(20)
(21)
(22)
(23)
(24)
(25)
(26)
(27)
(28)
(29)
(30)
(31)
DETAILED DESCRIPTION OF THE INVENTION
(32)
(33) In step 300, a substrate provided with a layer 102 of semiconductor material, for example a silicon alloy, for example silicon that is not intentionally doped, is provided (the layer 102 described below will be made of silicon that is not intentionally doped or of SiGe that is not intentionally doped). The thickness of the layer of silicon 102 is between 6 and 20 nm, for example 6 nm. The layer of silicon 102 is here formed on top of a buried insulating layer 101, for example made of SiO.sub.2 (the layer 101 described below will be made of SiO.sub.2). The thickness of the layer 101 is typically between 10 and 50 nm, for example 20 nm. The buried insulating layer 101 is formed on top of a substrate 100, which is typically made of silicon that is not intentionally doped (the layer 100 described below will be made of silicon that is not intentionally doped). The invention may however also be applied with a layer 102 belonging to a bulk substrate.
(34) In step 301, a layer 103 made of doped semiconductor material alloy is formed on top of the layer 102, as illustrated in
(35) The layer 103 is typically made of SiGe or silicon alloy. To form an nMOS transistor, the doping of the layer 103 could be n-doping in a layer of silicon alloy. The n-type dopant is phosphorus, for example. To form a pMOS transistor, the doping of the layer 103 could be p-doping in a layer of SiGe alloy. The p-type dopant is boron, for example. The germanium concentration of the layer 103 is for example between 15% and 60% (in terms of number of atoms). The operation of deposition by epitaxial growth is for example carried out using SiGe with 30% germanium at a temperature of 630° C., using H.sub.2 as the carrier gas, and germane (GeH.sub.4) and dichlorosilane (DCS, SiH.sub.2Cl.sub.2) as precursors. The operation of deposition by epitaxial growth may also be carried out using SiGe with 10% germanium at a temperature of 700° C., using H.sub.2 as the carrier gas, and germane (GeH.sub.4) and silane (SiH.sub.4) as precursors. Advantageously, the layer 103 is pseudomorphic, i.e. its thickness is less than its critical thickness for relaxation, from which critical thickness it begins to undergo plastic relaxation.
(36) In steps 302 to 305, steps of fabricating a sacrificial gate are implemented.
(37) In step 302, a protective layer 104 is formed on top of the layer 103, as illustrated in
(38) In step 303, a layer 105 made of amorphous silicon is formed on top of the protective layer 104, as illustrated in
(39) In step 304, a hardmask layer 106 is formed on top of the layer of amorphous silicon 105, as illustrated in
(40) In step 305, a lithography step is carried out to form a hardmask in the layer 106. Next, a step of anisotropically etching the layer 105 and the layer 104 following the etch mask is carried out in order to form the sacrificial gate stack 110. The stack is etched down to the layer 103 in order to obtain the configuration illustrated in
(41) In step 306, spacers 120 are formed on top of the layer 103, on either side of the sacrificial gate stack 110, in order to obtain the configuration illustrated in
(42) In step 307, a raised source 131 and drain 132 are formed on top of the layer 103, on either side of the assembly including the spacers 120 and the sacrificial gate stack 110, in order to obtain the configuration illustrated in
(43) In step 308, a protective layer 107 is formed on top of the source 131 and the drain 132, on either side of the assembly including the spacers 120 and the sacrificial gate stack 110, in order to obtain the configuration illustrated in
(44) In step 309, the hardmask and the sacrificial gate stack 110 are removed to form a groove 140 between the spacers 120. The width of the groove 140 thus obtained is advantageously at most equal to 40 nm. The configuration illustrated in
(45) In step 310 (which step may be carried out as a continuation of step 309), the layer 103 is etched at the bottom of the groove 140 down to the layer 102, stopping at this layer 102. The layer 102 may also be etched slightly. The configuration illustrated in
(46) The flanks of the groove 140 are partly delimited by lateral faces of the etched layer 103, these lateral faces being aligned with inner lateral faces of the spacers 120. The doped portion of the accesses to the channel zone, beneath the spacers 120, runsprecisely up to this channel zone without encroaching onto this channel zone. The transistor 1 thus formed exhibits decreased channel access resistance. Such results may be obtained without requiring the prior formation of thinner spacers surmounted by a new layer of spacers. To achieve the best possible alignment between the lateral faces of the zone 103 and the lateral faces of the spacers 120, the layer 103 is advantageously anisotropically etched.
(47) In steps 311 and 312, the gate stacks 150 are formed. The stack may include a gate insulator 108 over the lateral faces and over the bottom of the groove 140 (for example composed of a 0.5 to 2 nm stack of SiO.sub.2 surmounted by 3 to 5 nm of HfO.sub.2) in order to obtain the configuration illustrated in
(48) In step 312, the method moves on to forming a gate electrode 151 in the groove 140 and over the gate insulator 108 in order to obtain the configuration illustrated in
(49) The steps of the method for fabricating the transistor 1 carried out according to the invention may have a thermal budget that is significantly smaller than a step in which dopants are thermally activated. The steps in a method for fabricating a transistor 1 according to the invention may thus be carried out without requiring a dopant diffusion step to be carried out.
(50)
(51) The layer of semiconductor material 160 may be designed to exhibit mechanical strain in a plane parallel to the layer 102. Thus, for a pMOS transistor, the layer 160 will advantageously be configured to exhibit compressive strain (for example a layer 160 made of SiGe for a layer 102 made of Si), while, for an nMOS transistor, this layer 160 could be configured to exhibit tensile strain (for example a layer 160 made of Si for a layer 102 made of SiGe). Such mechanical strain allows the mobility of carriers in the channel zone of the transistor 1 formed to be increased.
(52) To obtain the configuration illustrated in
(53) To obtain the configuration illustrated in
(54)
(55) To obtain the configuration illustrated in
(56) To obtain the configuration illustrated in
(57)
(58) A structure provided with a substrate (not illustrated) surmounted by a dielectric layer 201 is first provided. A nanowire 202 is formed on top of the layer 201.
(59) The composition of the nanowire 202 is for example the same as that of the layer 102 described above. This nanowire 202 is encapsulated in a layer 203, the composition of which is for example the same as that of the layer 103 described above.
(60) The layer 203 is typically deposited by epitaxial growth from the nanowire 202. The thickness of the layer 203 is typically between 2 and 10 nm. Advantageously, the layer 203 is pseudomorphic, i.e. its thickness is less than its critical thickness for relaxation, from which critical thickness it begins to undergo plastic relaxation.
(61) The following steps in the method for fabricating the transistor 2 will be illustrated by sectional views through the nanowire 202 along a plane parallel to the substrate of the structure.
(62) In the configuration illustrated in
(63) In the configuration illustrated in
(64) In the configuration illustrated in
(65) In the configuration illustrated in
(66) In the configuration illustrated in
(67) In the configuration illustrated in
(68) In the configuration illustrated in
(69) In the configuration illustrated in
(70) In the configuration illustrated in
(71)