METHOD OF FORMING A PACKAGED SEMICONDUCTOR DEVICE USING GANGED CONDUCTIVE CONNECTIVE ASSEMBLY AND STRUCTURE
20210013142 ยท 2021-01-14
Assignee
Inventors
Cpc classification
H01L23/49524
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L21/4821
ELECTRICITY
H01L24/97
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/40139
ELECTRICITY
H01L2224/0603
ELECTRICITY
H01L2224/97
ELECTRICITY
International classification
H01L21/48
ELECTRICITY
Abstract
A packaged semiconductor device has a die attach pad and leads disposed proximate to the die attach pad. Each lead has a lead bottom surface and a lead end surface. A semiconductor device attached adjacent to a top surface of the die attach pad, and a conductive clip is attached to the semiconductor device and at least one of the leads. The conductive clip comprises a first tie bar extending from a first side surface of the conductive clip. A package body encapsulates the semiconductor device, the conductive clip, portions of the leads, at least a portion of the first tie bar, and at least a portion of the die attach pad. Each lead end surface is exposed in a side surface of the package body, and an end surface of the first tie bar is exposed in a first side surface of the package body. A conductive layer is disposed on each lead end surface but is not disposed on the end surface of the first tie bar.
Claims
1. A method of forming packaged semiconductor devices, comprising: providing a first conductive frame having joined conductive portions; attaching semiconductor components to the first conductive frame; providing a second conductive frame comprising interconnected conductive clips; attaching the second conductive frame to the first conductive frame to provide a first sub-assembly, wherein the interconnected conductive clips are coupled to the first conductive frame; encapsulating the first sub-assembly with an encapsulant to provide an encapsulated sub-assembly; and separating the encapsulated sub-assembly to provide the packaged semiconductor devices, wherein the step of separating disconnects the interconnected conductive clips from the second conductive frame.
2. The method of claim 1, further comprising: removing the joined conductive portions of the first conductive frame to form conductive flank surfaces disposed on side surfaces of the encapsulated sub-assembly; and forming a conductive layer onto the conductive flank surfaces after the step of removing the joined conductive portions, wherein: the step of separating comprises providing each of the packaged semiconductor devices having portions of the conductive flank surfaces covered by the conductive layer.
3. The method of claim 2, wherein: forming the conductive layer comprises: electroplating the conductive layer onto the conductive flank surfaces using the interconnected conductive clips to pass current through portions of the first conductive frame.
4. The method of claim 2, wherein: providing the first conductive frame comprises providing: a first die pad; a second die pad spaced apart from the first die pad; a first lead disposed proximate to the first die pad; and a second lead disposed proximate to the second die pad, wherein the first lead is adjoined to one of the second lead or the second die pad to provide one of the joined conductive portions; a first one of the semiconductor components attached to the first die pad; and a second one of the semiconductor components attached to the second die pad; attaching the second conductive frame to the first conductive frame comprises: attaching a first one of the conductive clips to the first one of the semiconductor components and the first lead; and attaching a second one of the conductive clips to the second one of the semiconductor components and the second lead; encapsulating comprises leaving at least portions of the first conductive frame exposed from the encapsulated sub-assembly; and removing comprises removing the one of the joined conductive portions to expose a flank surface of the first lead.
5. The method of claim 4, wherein: providing the first conductive frame comprises providing the first lead physically connected to the second die pad within the first conductive frame such that the one joined conductive portion is interposed between the first lead and the second die pad.
6. The method of claim 4, wherein: forming the conductive layer comprises: forming the conductive layer on bottom surfaces of the first die pad, the second die pad, the first lead, and the second lead.
7. The method of claim 2, wherein: separating comprises providing the packaged semiconductor devices each having a distal end portion of the second conductive frame structure exposed to the outside of the encapsulating layer, and wherein the distal end portion is absent the conductive layer.
8. The method of claim 2, wherein: removing the joined conductive portions comprises partially sawing into the encapsulated sub-assembly to completely remove the joined conductive portions.
9. The method of claim 2, wherein: forming the conductive layer comprises forming a solderable material covering approximately 100% of the conductive flank surfaces.
10. The method of claim 1, wherein: attaching the second conductive frame to the first conductive frame comprises attaching each of the interconnected conductive clips to a respective semiconductor component and to a respective part of the first conductive frame.
11. A method of forming packaged semiconductor devices, comprising: providing a first conductive frame; attaching semiconductor components to the first conductive frame; providing a second conductive frame comprising a first clip interconnected to a second clip; attaching the second conductive frame to the first conductive frame to provide a first sub-assembly; encapsulating the first sub-assembly with an encapsulant to provide an encapsulated sub-assembly; and separating the encapsulated sub-assembly to provide the packaged semiconductor devices, wherein the step of separating disconnects the first clip from the second clip.
12. The method of claim 11, wherein: providing the first conductive frame comprises providing joined conductive portions; and the method further comprises: removing the joined conductive portions of the first conductive frame to form conductive flank surfaces disposed on side surfaces of the encapsulated sub-assembly; and forming a conductive layer over the conductive flank surfaces after the step of removing the joined conductive portions.
13. The method of claim 12, wherein providing the joined conductive portions comprises providing a first lead connected to a first die pad.
14. The method of claim 11, wherein: providing the second conductive frame comprises: providing the first clip physically interconnected to a first part of the second conductive frame with a first tie bar; and providing the second clip physically interconnected to second part of the second conductive frame with a second tie bar.
15. The method of claim 11, wherein attaching the second conductive frame comprises: attaching the first clip to the first conductive fame.
16. The method of claim 15, wherein attaching the first clip comprises: attaching the first clip to a first semiconductor component.
17. An encapsulated sub-assembly of semiconductor components, comprising: a first sub-assembly comprising: a first conductive frame having leads; semiconductor components attached to the first conductive frame; and a second conductive frame comprising conductive clips interconnected with tie bars, each conductive clip comprising a bonding portion connected to at least two leads; and a package body structure comprising an encapsulating layer covering at least portions of the first sub-assembly.
18. The encapsulated sub-assembly of claim 17, wherein: the leads comprise conductive flank surfaces exposed from side surfaces of the encapsulating layer; and the encapsulated sub-assembly further comprises a conductive layer disposed at least adjacent to the conductive flank surfaces, wherein
19. The encapsulated sub-assembly of claim 17, wherein: each conductive clip further comprises a die attach portion attached to one of the semiconductor components.
20. The encapsulated sub-assembly of claim 19, wherein: the tie bars are attached to the die attach portion of each conducive clip and the second conductive fame.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
[0022] For simplicity and clarity of the illustration, elements in the figures are not necessarily drawn to scale, and the same reference numbers in different figures denote the same elements. Additionally, descriptions and details of well-known steps and elements are omitted for simplicity of the description. As used herein, the term and/or includes any and all combinations of one or more of the associated listed items. In addition, the terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms comprises, comprising, includes, and/or including, when used in this specification, specify the presence of stated features, numbers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, numbers, steps, operations, elements, components, and/or groups thereof. It will be understood that, although the terms first, second, etc. may be used herein to describe various members, elements, regions, layers and/or sections, these members, elements, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one member, element, region, layer and/or section from another. Thus, for example, a first member, a first element, a first region, a first layer and/or a first section discussed below could be termed a second member, a second element, a second region, a second layer and/or a second section without departing from the teachings of the present disclosure. Reference to one embodiment or an embodiment means that a particular feature, structure or characteristic described in connection with the embodiment is included in at least one embodiment of the present invention. Thus, appearances of the phrases in one embodiment or in an embodiment in various places throughout this specification are not necessarily all referring to the same embodiment, but in some cases it may. Furthermore, the particular features, structures or characteristics may be combined in any suitable manner, as would be apparent to one of ordinary skill in the art, in one or more embodiments. Additionally, the term while means a certain action occurs at least within some portion of a duration of the initiating action. The use of word about, approximately or substantially means a value of an element is expected to be close to a state value or position. However, as is well known in the art there are always minor variances preventing values or positions from being exactly stated. Unless specified otherwise, as used herein the word over or on includes orientations, placements, or relations where the specified elements can be in direct or indirect physical contact. It is further understood that the embodiments illustrated and described hereinafter suitably may have embodiments and/or may be practiced in the absence of any element that is not specifically disclosed herein.
DETAILED DESCRIPTION OF THE DRAWINGS
[0023]
[0024] Packaged semiconductor device 10 further includes a conductive connective structure 19 attached to a major surface of semiconductor device 16 and further connected to one or more leads 12. In one preferred embodiment, conductive connective structure 19 is a conductive clip style interconnect structure, which is attached to leads 12 as generally illustrated in
[0025] Packaged semiconductor device 10 further includes a package body 36 that covers or encapsulates conductive connective structure 19, semiconductor die 16, at least portions of leads 12, and at least portions of die attach pad 11 while, in some embodiments, leaving lower or bottom surfaces 122 of leads 12, conductive side surfaces 121 (also referred to as conductive flank surfaces 121) of leads 12 exposed to the outside of packaged semiconductor device 10 as generally illustrated in
[0026] In accordance with the present embodiment, conductive side surfaces 121 or conductive flank surfaces 121 are exposed through side surfaces 360 of package body 36, and further covered by a conductive layer 26, such as a solderable layer 26. By way of example, conductive layer 26 comprises tin and preferably is formed in accordance with the present embodiment using electroplating techniques. In some embodiments, conductive layer 26 is further disposed on lower surfaces 122 of leads 12 and on a bottom or lower surface 110 of die attach pad 11 as generally illustrated in
[0027] As will be described in more detail later, during the manufacture of packaged semiconductor device 10 together with other packages semiconductor devices in, for example, sub-assembly form, conductive connective structure 19 is interconnected or ganged together with other conductive connective structures (for example, other conductive connective structures 19), which according to the present embodiment enables conductive layer 26 to be disposed on all of conductive flank surfaces 121 of leads 12. More particularly, the interconnected conductive connective structures 19 enable current to flow through leads 12 to facilitate the formation of conductive layer 26 during electroplating to provide increased coverage of conductive layer 26 compared to previous structures and processes. In accordance with the present embodiment, substantially all of conductive flank surfaces 121 are covered by conductive layer 26. More particularly, in some embodiments, more than 60% of each conductive flank surface 121 is covered by conductive layer 26. In some embodiments, more than about 75% of each conductive flank surface 121 is covered by conductive layer 26. In preferred embodiments, approximately 100% or substantially all of each conductive flank surface 121 is covered by conductive layer 26.
[0028]
[0029]
[0030]
[0031] Turning now to
[0032] In some embodiments, conductive frame structure 40 includes a main portion 48 or a tap portion 48 disposed on one side of conductive frame structure 40, which may further include one or more holes 49. In some embodiments, leads 12 corresponding to a die attach pad 11 within a sub-structure are disposed only one side of die attach pad 11. In other embodiments, leads 12 can disposed on more than one side of die attach pad 11. As generally illustrated in
[0033] In accordance with the present embodiment, frame structure 40 comprises a conductive material. In one embodiment, conductive frame structure 40 is mainly composed of copper and is approximately 100 m through 508 m in thickness. In other embodiments, frame structure 40 can be mainly composed of FeNi (e.g., Alloy 42) or any other metal material(s) as known to those of skill in the art. Conductive frame structure 40 can be formed or manufactured using masking and etch techniques, stamping techniques, bending or forming techniques, plating techniques, deposition techniques, machining, and/or combinations thereof. As stated before, each electronic die 16, such as semiconductor die 16, can be connected to die attach pads 11 using die attach material 17, as generally illustrated in
[0034]
[0035] In some embodiments, conductive frame structure 60 includes a main portion 68 or tap portion 68 disposed on one side of conductive frame structure 60, which may further include one or more holes 69. As will be described in more detail later, main portion 68 is configured to physically contact or electrically connect to main portion 48 of conductive frame structure 40 to allow current to flow through both conductive frame structure 40 and conductive frame structure 60 including conductive interconnects structures 19 during an electroplating process.
[0036] In accordance with the present embodiment, frame structure 60 comprises a conductive material. In one embodiment, conductive frame structure 60 is mainly composed of copper and is approximately 100 m through 508 m in thickness. In other embodiments, frame structure 60 can be mainly composed of FeNi (e.g., Alloy 42) or any other metal material(s) as known to those of skill in the art. Conductive frame structure 60 can be formed or manufactured using masking and etch techniques, stamping techniques, bending or forming techniques, plating techniques, deposition techniques, machining, and/or combinations thereof.
[0037]
[0038]
[0039]
[0040]
[0041] In a subsequent step, conductive layer 26 is disposed along exposed surfaces of conductive frame structure 40 including, for example, exposed portions of die attach pads 11, leads 12, and lead portions 511. In one preferred embodiment, encapsulated sub-assembly is placed into a electroplating bath or solution and current passed through conductive frame structure 40 and conductive frame structure 60 to electroplate conductive layer 26 onto the exposed surfaces of conductive frame structure 40. In accordance with the present embodiment, interconnected conductive connective structures 19 are configured to facilitate an electrical connection to leads 12 thereby electroplating conductive layer 26 onto exposed conductive flank surfaces 121 of leads 12, which provides up to approximately 100% coverage of these surfaces compared to prior processes and structure that provide less than 60% coverage. Conductive layer 26 can be a solderable material, such as tin based solder or other solderable materials as known to those of skill in the art. In one embodiment, conductive layer 26 can be a matte tin material having a thickness in range from approximately 300 to approximately 800 micro inches (approximately 7.6 microns to approximately 23.0 microns). In one embodiment, a belt finger is attached to main portions 48 and 68 of encapsulated sub-assembly 90 for placement into the electroplating bath or solution.
[0042] In some embodiments, after conductive layer 26 is formed, encapsulated sub-assembly 90 is singulated or separated along, for example, separation regions 403 to provide a plurality of packaged semiconductor devices, such as packaged semiconductor device 10. In some embodiments, a sawing process is used to singulate encapsulated sub-assembly 90, but other separation processes can be used as known to those of skill in the art.
[0043] In some embodiments, one or more of die attach pad 11, leads 12, conductive connective structure 19, and tie bars 194, frame 51, tie bars 53, lead portions 511, joined conductive portions 56, main portion 48, tie bars 194, frame 71, main portion 68, and/or portions thereof are non-limiting examples of conductive components.
[0044] In view of all of the above, it is evident that a novel method for making packaged semiconductor devices with improved coverage of conductive flank surfaces with a solderable material and structure have been disclosed. Included, among other features, are a conductive frame structure having interconnected conductive connective structures that are connected to lead structures in a second conductive frame structure. The conductive frame structure facilities electrical connection to conductive components, such as leads, thereby providing the improved solderable material coverage on the conductive flank surfaces. The method and structure provide up to 100% wettable flank coverage when the packaged semiconductor devices are attached to a next level of assembly, such as a printed circuit board. This provides stronger solder joints and improves reliability compared to previous structures and methods. The method and structure provide a cost effective solution to improving wettable flank coverage and are compatible with existing assembly method.
[0045] While the subject matter of the invention is described with specific preferred embodiments and example embodiments, the foregoing drawings and descriptions thereof depict only typical embodiments of the subject matter, and are not therefore to be considered limiting of its scope. It is evident that many alternatives and variations will be apparent to those skilled in the art.
[0046] As the claims hereinafter reflect, inventive aspects may lie in less than all features of a single foregoing disclosed embodiment. Thus, the hereinafter expressed claims are hereby expressly incorporated into this Detailed Description of the Drawings, with each claim standing on its own as a separate embodiment of the invention. Furthermore, while some embodiments described herein include some but not other features included in other embodiments, combinations of features of different embodiments are meant to be within the scope of the invention and meant to form different embodiments as would be understood by those skilled in the art.