MULTI-METAL PACKAGE STIFFENER
20210013155 ยท 2021-01-14
Inventors
Cpc classification
H01L2224/73204
ELECTRICITY
H01L2224/92225
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/293
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L23/3737
ELECTRICITY
H01L2224/29387
ELECTRICITY
H01L2224/293
ELECTRICITY
H01L2224/92225
ELECTRICITY
H01L2224/73204
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2924/167
ELECTRICITY
H01L2224/29387
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L2924/16152
ELECTRICITY
H01L23/49816
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2224/2929
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/2929
ELECTRICITY
H01L23/04
ELECTRICITY
H01L23/16
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L24/73
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L21/4846
ELECTRICITY
International classification
Abstract
A semiconductor package system includes a semiconductor package including at least one semiconductor device having a first side and a second side and a substrate having a first side and a second side. The second side of the at least one semiconductor device is positioned on the first side of the substrate. At least one stiffener element is provided on the semiconductor package. The at least one stiffener element includes at least two metal elements having different coefficients of thermal expansion joined together.
Claims
1. A semiconductor package system, comprising: a semiconductor package comprising: at least one semiconductor device having a first side and a second side; and a substrate having a first side and a second side, wherein the second side of the at least one semiconductor device is positioned adjacent to the first side of the substrate; and at least one stiffener element provided adjacent to the semiconductor package, wherein the at least one stiffener element includes at least two metal elements having different coefficients of thermal expansion joined together.
2. The semiconductor package system according to claim 1, wherein the at least one stiffener element is constructed based on a determined warpage of the semiconductor package during an assembly process involving elevated temperatures.
3. The semiconductor package system according to claim 2, wherein the at least one stiffener element is further constructed based on a determined direction the semiconductor package deforms during the assembly process involving elevated temperatures.
4. The semiconductor package system according to claim 1, wherein the at least one stiffener element is attached to the first side of the substrate covering the at least one semiconductor device and the substrate.
5. The semiconductor package system according to claim 1, wherein the at least one stiffener element is provided around a perimeter of the first side of the substrate leaving the first side of the at least one semiconductor device uncovered.
6. The semiconductor package system according to claim 1, wherein the at least one stiffener element is provided within the substrate positioned between the first and second sides of the substrate.
7. The semiconductor package system according to claim 1, wherein the at least two metal elements includes at least two metals.
8. The semiconductor package system according to claim 1, wherein the at least two metal elements includes at least two metal alloys.
9. The semiconductor package system according to claim 1, wherein the at least two metal elements includes a combination of at least a metal and a metal alloy.
10. The semiconductor package system according to claim 1, wherein the at least two metal elements are joined together at least by friction, friction welding, brazing, soldering, sintering, adhesive bonding or fastening.
11. A device, comprising: a circuit board having a first side and a second side; and a semiconductor package system provided on the first side of the circuit board, the semiconductor package system including: a semiconductor package including: at least one semiconductor device having a first side and a second side; and a substrate having a first side and a second side, wherein the second side of the at least one semiconductor device is positioned on the first side of the substrate; and at least one stiffener element provided on the semiconductor package, wherein the at least one stiffener element includes at least two metal elements having different coefficients of thermal expansion joined together.
12. The device according to claim 11, wherein the at least one stiffener element is constructed based on a determined warpage of the semiconductor package during an assembly process involving elevated temperatures.
13. The device according to claim 12, wherein the at least one stiffener element is further constructed based on a determined direction the semiconductor package deforms during the assembly process involving elevated temperatures.
14. The device according to claim 11, wherein the at least two metal elements are joined together at least by friction, friction welding, brazing, soldering, sintering, adhesive bonding or fastening.
15. The device according to claim 11, wherein the at least one stiffener element is attached to the first side of the substrate covering the at least one semiconductor device and the substrate.
16. The device according to claim 11, wherein the at least one stiffener element is provided around a perimeter of the first side of the substrate leaving the first side of the at least one semiconductor device uncovered.
17. The device according to claim 11, wherein the at least one stiffener element is provided within the substrate positioned between the first and second sides of the substrate.
18. A method for forming a semiconductor package system, comprising: providing a substrate; providing at least one semiconductor device; connecting the at least one semiconductor device to the substrate to form a semiconductor package; determining a warpage of the semiconductor package during an assembly process involving elevated temperatures; constructing at least one stiffener element based on the determined warpage during the assembly process involving elevated temperatures; and providing the at least one stiffener element on the semiconductor package, wherein the at least one stiffener element comprises at least two metal elements having different coefficients of thermal expansion joined together.
19. The method according to claim 18, further comprising adjusting the at least one stiffener element by varying a thickness of the at least one of the two metal elements to obtain a desired shape and degree of bend for the at least one stiffener element.
20. The method according to claim 18, further comprising constructing the at least one stiffener element based on a determined direction and degree the semiconductor package deforms during the assembly process involving elevated temperatures.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0004]
[0005]
[0006]
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
DETAILED DESCRIPTION
[0016] Embodiments of the present disclosure will be described in connection with semiconductor package assemblies and methods of using the stiffener elements for warpage control.
[0017] The following detailed description refers to the accompanying drawings. The same reference numbers in different drawings may identify the same or similar elements.
[0018] A package may refer to one or more (e.g., two) electronic components that are grouped together into a single component. A ball grid array (BGA) is one example of a package. The BGA is a type of surface-mount package use to permanently mount devices such as microprocessors for example, whereby the entire bottom surface of the package can be used for interconnection with a printed circuit board instead of just the perimeter of the package. The description below primarily discusses the BGA package. However, the description may also apply to any other type of package, including but not limited to a connector, a flexible circuit, etc.
[0019]
[0020] Network 108 may include the Internet, an ad hoc network, a local area network (LAN), a wide area network (WAN), a metropolitan area network (MAN), a cellular network, a public switched telephone network (PSTN), any other network, or a combination of networks. Device 104 may communicate with other devices (not shown) and may communicate through wired and/or wireless communication links via network 108.
[0021]
[0022] Although
[0023]
[0024] The package substrate 308 includes an underfill material 336 on which the at least one semiconductor device 312 is placed. The underfill material 336 is added or dispensed subsequent to the semiconductor device 312 being mounted and is provided for stress distribution in the semiconductor package 304. A bottom portion of the at least one semiconductor device 312 is secured to a top portion of the package substrate 308 via the internal interconnections 316. Internal interconnections 316 may include an array of balls (e.g., solder balls), pins, and/or one or more other types of interconnections that connect the at least one semiconductor device 312 to the package substrate 308 for example. A top portion of the at least one semiconductor device 312 is in contact with thermal interface 328. Thermal interface 328 may be formed from a variety of interface materials such as thermally conductive compounds (e.g., thermal grease) or polymers having ceramic or metal particles designed to provide a thermal path from the top side of the semiconductor device 312 to the bottom side of the stiffener element 324. A bottom portion of the package substrate 308 includes external interconnections 320 which may include an array of balls (e.g., solder balls), pins, and/or one or more other types of interconnections that connect the semiconductor package 304 to the printed circuit board 204. At least one stiffener element 324 according to an embodiment of the present disclosure takes the form of a lid configuration and is secured to the package substrate 308 by adhesive 332.
[0025] As illustrated in
[0026] Referring back to
[0027] As illustrated in
[0028]
[0029] As an illustrative example in
[0030] According to an alternative embodiment of the present disclosure, layer 324a is formed from the metal alloy steel and layer 324b is formed from the metal alloy brass. Since the brass layer 324b is under the steel layer 324a, the at least one stiffener element 324 tends to bend in a direction toward the steel layer 324a as illustrated in
[0031] Controlling the warpage or deformation of the at least one stiffener element 324 depends on many factors. For example, different thicknesses of each of the at least two layers 324a and 324b controls the amount of bend of the at least one stiffener element 324. Another example is adding an additional metal/metal alloy or combination thereof to the at least two layers 324a and 324b. The additional metal/metal alloy or combination thereof is used to either increase or decrease the bending effect at specific areas of the semiconductor package 304. Since the warpage of the semiconductor package 304 is not necessarily symmetrical, either varying the thickness of the layers or adding an additional layer, or both are used to increase or decrease the bending action at specific areas of the semiconductor package 304. The amount of force generated by the material bending is temperature and thickness dependent. Therefore in the case of adding an additional layer, the additional layer must be thick enough to make an impact on the bending of the stiffener element. The thickness of the material is exponentially more important than the CTE of the material since the CTE of the material will not have any bearing at some aspect ratio.
[0032]
[0033] The at least one stiffener element 524 may be formed from at least two different types of metals or metal alloys or combinations thereof. As illustrated in
[0034] As illustrated in
[0035]
[0036]
[0037] The at least one stiffener element is selected to oppose the direction and degree to which the semiconductor package warped such that the semiconductor package remains as flat as possible at the solidus temperature of the solder. Process 1200 may also provide attaching the at least one stiffener element to the semiconductor package to form a semiconductor package assembly (block 1224).
[0038] The at least one stiffener element can be arranged in various locations on or within the semiconductor package assembly. According to one embodiment of the present disclosure, the at least one stiffener element is attached to the semiconductor package assembly in a lid configuration using a high strength and high temperature epoxy or solder. According to another embodiment of the present disclosure, the at least one stiffener element is provided around the perimeter of the package substrate of the semiconductor package assembly with the semiconductor device remaining uncovered by the at least one stiffener element. Again, the at least one stiffener element is attached to the package substrate using high strength and high temperature epoxy or solder. According to a further embodiment of the present disclosure, the at least one stiffener element is provided within the package substrate. According to other embodiments of the present disclosure, combinations of the arrangements of the at least one stiffener element are realized by the present disclosure. For example, at least one stiffener element can be provided within the package substrate and also attached to the semiconductor package assembly or provided around the perimeter of the package substrate of the semiconductor package assembly.
[0039] Any of the steps, functions, and operations discussed herein can be performed continuously and automatically.
[0040] The exemplary systems and methods of this disclosure have been described in relation to stiffener elements. However, to avoid unnecessarily obscuring the present disclosure, the preceding description omits a number of known structures and devices. This omission is not to be construed as a limitation of the scope of the claimed disclosure. Specific details are set forth to provide an understanding of the present disclosure. It should, however, be appreciated that the present disclosure may be practiced in a variety of ways beyond the specific detail set forth herein.
[0041] Furthermore, while the exemplary embodiments illustrated herein show the various components of the system collocated, certain components of the system can be located remotely, at distant portions of a distributed network, such as a LAN and/or the Internet, or within a dedicated system. Thus, it should be appreciated, that the components of the system can be combined into one or more devices, such as a server, communication device, or collocated on a particular node of a distributed network, such as an analog and/or digital telecommunications network, a packet-switched network, or a circuit-switched network. It will be appreciated from the preceding description, and for reasons of computational efficiency, that the components of the system can be arranged at any location within a distributed network of components without affecting the operation of the system.
[0042] Furthermore, it should be appreciated that the various links connecting the elements can be wired or wireless links, or any combination thereof, or any other known or later developed element(s) that is capable of supplying and/or communicating data to and from the connected elements. These wired or wireless links can also be secure links and may be capable of communicating encrypted information. Transmission media used as links, for example, can be any suitable carrier for electrical signals, including coaxial cables, copper wire, and fiber optics, and may take the form of acoustic or light waves, such as those generated during radio-wave and infra-red data communications.
[0043] While the flowcharts have been discussed and illustrated in relation to a particular sequence of events, it should be appreciated that changes, additions, and omissions to this sequence can occur without materially affecting the operation of the disclosed embodiments, configuration, and aspects.
[0044] A number of variations and modifications of the disclosure can be used. It would be possible to provide for some features of the disclosure without providing others.
[0045] In yet another embodiment, the systems and methods of this disclosure can be implemented in conjunction with a special purpose computer, a programmed microprocessor or microcontroller and peripheral integrated circuit element(s), an ASIC or other integrated circuit, a digital signal processor, a hard-wired electronic or logic circuit such as discrete element circuit, a programmable logic device or gate array such as PLD, PLA, FPGA, PAL, special purpose computer, any comparable means, or the like. In general, any device(s) or means capable of implementing the methodology illustrated herein can be used to implement the various aspects of this disclosure. Exemplary hardware that can be used for the present disclosure includes computers, handheld devices, telephones (e.g., cellular, Internet enabled, digital, analog, hybrids, and others), and other hardware known in the art. Some of these devices include processors (e.g., a single or multiple microprocessors), memory, nonvolatile storage, input devices, and output devices. Furthermore, alternative software implementations including, but not limited to, distributed processing or component/object distributed processing, parallel processing, or virtual machine processing can also be constructed to implement the methods described herein.
[0046] In yet another embodiment, the disclosed methods may be readily implemented in conjunction with software using object or object-oriented software development environments that provide portable source code that can be used on a variety of computer or workstation platforms. Alternatively, the disclosed system may be implemented partially or fully in hardware using standard logic circuits or VLSI design. Whether software or hardware is used to implement the systems in accordance with this disclosure is dependent on the speed and/or efficiency requirements of the system, the particular function, and the particular software or hardware systems or microprocessor or microcomputer systems being utilized.
[0047] In yet another embodiment, the disclosed methods may be partially implemented in software that can be stored on a storage medium, executed on programmed general-purpose computer with the cooperation of a controller and memory, a special purpose computer, a microprocessor, or the like. In these instances, the systems and methods of this disclosure can be implemented as a program embedded on a personal computer such as an applet, JAVA or CGI script, as a resource residing on a server or computer workstation, as a routine embedded in a dedicated measurement system, system component, or the like. The system can also be implemented by physically incorporating the system and/or method into a software and/or hardware system.
[0048] Although the present disclosure describes components and functions implemented in the embodiments with reference to particular standards and protocols, the disclosure is not limited to such standards and protocols. Other similar standards and protocols not mentioned herein are in existence and are considered to be included in the present disclosure. Moreover, the standards and protocols mentioned herein and other similar standards and protocols not mentioned herein are periodically superseded by faster or more effective equivalents having essentially the same functions. Such replacement standards and protocols having the same functions are considered equivalents included in the present disclosure.
[0049] The present disclosure, in various embodiments, configurations, and aspects, includes components, methods, processes, systems and/or apparatus substantially as depicted and described herein, including various embodiments, subcombinations, and subsets thereof. Those of skill in the art will understand how to make and use the systems and methods disclosed herein after understanding the present disclosure. The present disclosure, in various embodiments, configurations, and aspects, includes providing devices and processes in the absence of items not depicted and/or described herein or in various embodiments, configurations, or aspects hereof, including in the absence of such items as may have been used in previous devices or processes, e.g., for improving performance, achieving ease, and/or reducing cost of implementation.
[0050] The foregoing discussion of the disclosure has been presented for purposes of illustration and description. The foregoing is not intended to limit the disclosure to the form or forms disclosed herein. In the foregoing Detailed Description for example, various features of the disclosure are grouped together in one or more embodiments, configurations, or aspects for the purpose of streamlining the disclosure. The features of the embodiments, configurations, or aspects of the disclosure may be combined in alternate embodiments, configurations, or aspects other than those discussed above. This method of disclosure is not to be interpreted as reflecting an intention that the claimed disclosure requires more features than are expressly recited in each claim. Rather, as the following claims reflect, inventive aspects lie in less than all features of a single foregoing disclosed embodiment, configuration, or aspect. Thus, the following claims are hereby incorporated into this Detailed Description, with each claim standing on its own as a separate preferred embodiment of the disclosure.
[0051] Moreover, though the description of the disclosure has included description of one or more embodiments, configurations, or aspects and certain variations and modifications, other variations, combinations, and modifications are within the scope of the disclosure, e.g., as may be within the skill and knowledge of those in the art, after understanding the present disclosure. It is intended to obtain rights, which include alternative embodiments, configurations, or aspects to the extent permitted, including alternate, interchangeable and/or equivalent structures, functions, ranges, or steps to those claimed, whether or not such alternate, interchangeable and/or equivalent structures, functions, ranges, or steps are disclosed herein, and without intending to publicly dedicate any patentable subject matter.
[0052] Embodiments include a semiconductor package system. The semiconductor package includes a semiconductor package including at least one semiconductor device having a first side and a second side and a substrate having a first side and a second side. The second side of the at least one semiconductor device is positioned on the first side of the substrate. At least one stiffener element is provided on the semiconductor package. The at least one stiffener element includes at least two metal elements having different coefficients of thermal expansion joined together.
[0053] Aspects of the above semiconductor package system include the at least one stiffener element constructed based on a determined warpage of the semiconductor package during an assembly process involving elevated temperatures. Aspects of the above semiconductor package system further include the at least one stiffener element being further constructed based on a determined direction the semiconductor package deforms during the assembly process involving elevated temperatures. Aspects of the semiconductor package system include the at least one stiffener element being attached to the first side of the substrate covering the at least one semiconductor device and the substrate. Aspects of the above semiconductor package system further include the at least one stiffener element being provided around a perimeter of the first side of the substrate leaving the first side of the at least one semiconductor device uncovered.
[0054] In addition, further aspects of the semiconductor package system include the at least one stiffener element being provided within the substrate positioned between the first and second sides of the substrate. Aspects of the semiconductor package system include the at least two metal elements being at least two metals; being at least two metal alloys; or being a combination of at least a metal and a metal alloy. Aspects of the semiconductor package system include the at least two metal elements being joined together at least by friction, friction welding, brazing, soldering, sintering, adhesive bonding or fastening.
[0055] Embodiments include a device. The device includes a circuit board having a first side and a second side and a semiconductor package system provided on the first side of the circuit board. The semiconductor package system includes a semiconductor package includes at least one semiconductor device having a first side and a second side and a substrate having a first side and a second side. The second side of the at least one semiconductor device is positioned on the first side of the substrate. The semiconductor package system further includes at least one stiffener element provided on the semiconductor package. The at least one stiffener element includes at least two metal elements having different coefficients of thermal expansion joined together.
[0056] Aspects of the above device include the at least one stiffener element being constructed based on a determined warpage of the semiconductor package during an assembly process involving elevated temperatures. Aspects of the above device also include the at least one stiffener element being further constructed based on a determined direction the semiconductor package deforms during the assembly process involving elevated temperatures. Aspects of the above device include the at least two metal elements being joined together at least by friction, friction welding, brazing, soldering, sintering, adhesive bonding or fastening. Aspects of the above device further include the at least one stiffener element being attached to the first side of the substrate covering the at least one semiconductor device and the substrate. Aspects of the above device include the at least one stiffener element being provided around a perimeter of the first side of the substrate leaving the first side of the at least one semiconductor device uncovered. Moreover, aspects of the above device include the at least one stiffener element being provided within the substrate positioned between the first and second sides of the substrate.
[0057] Embodiments include a method for forming a semiconductor package system. The method includes providing a substrate, providing at least one semiconductor device and connecting the at least one semiconductor device to the substrate to form a semiconductor package. The method further includes determining a warpage of the semiconductor package during an assembly process involving elevated temperatures, constructing at least one stiffener element based on the determined warpage during the assembly process involving elevated temperatures and providing the at least one stiffener element on the semiconductor package. The at least one stiffener element comprises at least two metal elements having different coefficients of thermal expansion joined together. Aspects of the method include adjusting the at least one stiffener element by varying a thickness of the at least one of the two metal elements to obtain a desired shape and degree of bend for the at least one stiffener element.
[0058] Aspects of the method include constructing the at least one stiffener element based on a determined direction and degree the semiconductor package deforms during the assembly process involving elevated temperatures.
[0059] The phrases at least one, one or more, or, and and/or are open-ended expressions that are both conjunctive and disjunctive in operation. For example, each of the expressions at least one of A, B and C, at least one of A, B, or C, one or more of A, B, and C, one or more of A, B, or C, A, B, and/or C, and A, B, or C means A alone, B alone, C alone, A and B together, A and C together, B and C together, or A, B and C together.
[0060] The term a or an entity refers to one or more of that entity. As such, the terms a (or an), one or more, and at least one can be used interchangeably herein. It is also to be noted that the terms comprising, including, and having can be used interchangeably.