Semiconductor die contact structure and method
10847459 ยท 2020-11-24
Assignee
Inventors
Cpc classification
H01L23/48
ELECTRICITY
H01L2224/0401
ELECTRICITY
H01L23/4824
ELECTRICITY
H01L23/481
ELECTRICITY
H01L24/10
ELECTRICITY
H01L23/52
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L23/522
ELECTRICITY
H01L23/485
ELECTRICITY
H01L23/482
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L24/28
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L24/12
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L24/26
ELECTRICITY
H01L23/49811
ELECTRICITY
H01L23/5226
ELECTRICITY
H01L2224/13026
ELECTRICITY
International classification
H01L23/522
ELECTRICITY
H01L23/482
ELECTRICITY
H01L23/498
ELECTRICITY
H01L23/485
ELECTRICITY
H01L23/48
ELECTRICITY
H01L23/52
ELECTRICITY
Abstract
A system and method for forming a semiconductor die contact structure is disclosed. An embodiment comprises a top level metal contact, such as copper, with a thickness large enough to act as a buffer for underlying low-k, extremely low-k, or ultra low-k dielectric layers. A contact pad or post-passivation interconnect may be formed over the top level metal contact, and a copper pillar or solder bump may be formed to be in electrical connection with the top level metal contact.
Claims
1. A semiconductor device comprising: a metal contact over a substrate, the metal contact having a thickness of at least 15,000 , wherein a first material is located throughout the metal contact; a first passivation layer located at least partially over the metal contact; a polyimide layer located over the first passivation layer, the polyimide layer extending through the first passivation layer to make physical contact with the metal contact; and an external contact in physical contact with the metal contact, the external contact extending through the polyimide layer and the first passivation layer, the external contact being a single continuous conductive material.
2. The semiconductor device of claim 1, wherein the metal contact has a thickness of about 20,000 .
3. The semiconductor device of claim 1, wherein the polyimide layer has a thickness of between about 2.5 m and about 12 m.
4. The semiconductor device of claim 1, further comprising a protective layer covering sidewalls of the external contact.
5. The semiconductor device of claim 4, wherein the protective layer comprises tin.
6. The semiconductor device of claim 5, wherein the protective layer has a thickness of between about 500 and about 2,000 .
7. The semiconductor device of claim 1, wherein the external contact has a thickness of less than about 60 m.
8. A semiconductor device comprising: a plurality of extra low-k dielectric layers over a semiconductor substrate; a buffer contact located over the plurality of extra low-k dielectric layers, the buffer contact being at least 15,000 in thickness; a first dielectric layer extending over the buffer contact; a polyimide layer over the first dielectric layer; and a conductive pillar extending through the polyimide layer to make physical contact with the buffer contact, the conductive pillar being an external contact, the conductive pillar being a single continuous conductive material.
9. The semiconductor device of claim 8, wherein the conductive pillar has a thickness of less than about 60 m.
10. The semiconductor device of claim 8, wherein the conductive pillar has a width of between about 10 m and about 200 m.
11. The semiconductor device of claim 8, further comprising a conductive barrier layer over the conductive pillar.
12. The semiconductor device of claim 11, wherein the conductive barrier layer comprises nickel.
13. The semiconductor device of claim 11, wherein the conductive barrier layer comprises tin.
14. A semiconductor device comprising: a single metal material over an extra low-k dielectric layer, the single metal material having a first width and a first thickness, the first thickness being greater than 15,000 ; a first passivation layer located over the single metal material; a second passivation layer located over the first passivation layer; a first conductive pillar extending through both the second passivation layer and the first passivation layer to make physical contact with the single metal material, wherein the first conductive pillar has a first width adjacent to the first passivation layer and a second width larger than the first width; and a protective layer covering a top surface and sidewalls of the first conductive pillar, the protective layer meets the second passivation layer at the first conductive pillar.
15. The semiconductor device of claim 14, wherein the first conductive pillar has a thickness of less than about 60 m.
16. The semiconductor device of claim 15, wherein the first conductive pillar has a thickness of between about 30 m and about 50 m.
17. The semiconductor device of claim 16, wherein the first conductive pillar is a copper pillar.
18. The semiconductor device of claim 14, wherein the protective layer has a thickness between 500 and 5000 .
19. The semiconductor device of claim 18, wherein the protective layer has a thickness between 500 and 2000 .
20. The semiconductor device of claim 14, wherein the extra low-k dielectric layer is over an active layer of a silicon-on-insulator substrate.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) For a more complete understanding of the disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10) Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the various embodiments and are not necessarily drawn to scale.
DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
(11) The making and using of embodiments are discussed in detail below. It should be appreciated, however, that the disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
(12) The disclosure will be described with respect to embodiments in a specific context, namely a conductive pillar structure. The disclosure may also be applied, however, to other contact structures.
(13) With reference now to
(14) The metallization layers 103 are formed over the substrate 101 and are designed to connect the various active devices to form functional circuitry. The metallization layers 103 may be formed of alternating dielectric layers (e.g., first dielectric layer 109 and second dielectric layer 111) and conductive layers (e.g., first conductive layer 113 and uppermost second conductive layer 115) and may be formed through any suitable process (such as deposition, damascene, dual damascene, etc.). While there may be four layers alternating dielectric layer and conductive layers shown in
(15) The dielectric layers (e.g., first dielectric layer 109 and second dielectric layer 111) of the metallization layers 103 may be formed, for example, of low-k dielectric materials with dielectric constants (k value) between about 2.9 and 3.8, ultra low-k (ULK) dielectric materials with k values less than about 2.5, extra low-k (ELK) dielectric materials with k values between about 2.5 and about 2.9, some combination of low-k dielectric materials, or the like. With the decrease in k values, the dielectric layers in the metallization layers 103 become more fragile and become subject to delamination and cracking.
(16) The first passivation layer 107 may be formed over the uppermost conductive layer 115 and may comprise a dielectric material such as an oxide or silicon nitride, although other suitable dielectrics, such as a high-k dielectric, or any combination of these materials, may alternatively be used. The first passivation layer 107 may be formed using a plasma enhanced chemical vapor deposition (PECVD) process, although any other suitable process may alternatively be used. The first passivation layer 107 may have a thickness of between about 0.6 m and about 1.4 m, such as about 1 m.
(17) The first metal contact 105 is located in the first passivation layer 107. The first metal contact 105 serves as the contact between the uppermost conductive layer 115 and an exterior contact pad (described below with reference to
(18) The first metal contact 105 may be formed to have a thickness that allows the first metal contact 105 to act as a buffer for the dielectric layers (e.g., first dielectric layer 109 and second dielectric layer 111) located in the metallization layers 103. As such, the first metal contact 105 may be formed to have a thickness of greater than about 15,000 , such as about 20,000 . By having the first metal contact 105 be made of a hard metal such as copper in this range of thicknesses, the first metal contact 105 can provide a better buffer for low-k dielectric layers, ELK dielectric layers, and/or ULK dielectric layers located in the metallization layers 103. This extra buffering allows more robust processing, transporting, and usage without the dielectric layers in the metallization layers 103 being damaged through, among other things, delamination or cracking.
(19)
(20) The contact pad 203 provides a connection from the circuitry of the wafer 100 (including the active devices and the metallization layers 103), through the first metal contact 105, and to other devices (not shown) off the wafer 100. The contact pad 203 may be an aluminum/copper alloy and may be formed by forming an initial layer of the aluminum/copper alloy over the second passivation layer 201 and in electrical contact with the first metal contact 105. Once the initial layer of aluminum/copper alloy has been formed, a suitable technique such as photolithography and etching may then be used to pattern the aluminum/copper alloy to form the contact pad 203 as illustrated in
(21) However, as one of skill in the art will realize, the above described process for forming the contact pad 203 is merely one material and method of formation. Other suitable materials may be utilized, including (but not limited to) aluminum, gold, silver, nickel, copper, tungsten, titanium, tantalum, compounds thereof, alloys thereof, multiple layers thereof, composites thereof, and combinations thereof, for example. Further, different materials may require different methods of formation, such as sputtering or even a dual damascene process. All of these materials and methods of formation may alternatively be used, and each is fully intended to be included within the scope of the present invention.
(22)
(23) Once the third passivation layer 301 has been formed over the second passivation layer 201 and the contact pad 203, an opening may be formed through the third passivation layer 301 in order to expose a portion of the contact pad 203 for further connections. The opening may be formed through a suitable masking and removal process, such as a suitable photolithographic masking and etching process. The disclosed patterning process discussed, however, is merely intended as a representative process, and any other suitable patterning process may alternatively be utilized to expose a portion of the contact pad 203.
(24) At this stage an optional polyimide (PI) coating 304 may be utilized to protect the third passivation layer 301. The PI coating 304 may be formed by coating the third passivation layer 301 with an insulating material, such as polyimide, polybenzoxazole (PBO), or epoxy, to a thickness of between about 2.5 m and about 12 m, such as about 4 m. Alternatively, the PI coating 304 may be formed through either spraying a polyimide solution or by immersing the third passivation layer 301 into a polyimide solution. Any suitable method of formation may be utilized. The PI coating 304 may be patterned through a suitable masking and etching process to expose those portions of the contact pad 203 already exposed by the third passivation layer 301 in order to allow for connections to be made to the underlying contact pad 203.
(25) Once the third passivation layer 301 has been patterned, the UBM 302 may be formed in contact with the contact pad 203. The UBM 302 may comprise a layer of a titanium and copper alloy. However, one of skill in the art will recognize that there are many suitable arrangements of materials and layers, such as an arrangement of titanium/copper/nickel, an arrangement of chrome/chrome-copper alloy/copper/gold, an arrangement of titanium/titanium tungsten/copper, or an arrangement of copper/nickel/gold, that are suitable for the formation of the UBM 302. Any suitable materials or layers of material that may be used for the UBM 302 are fully intended to be included within the scope of the current application.
(26) The UBM 302 may be created by forming each layer conformally over the PI coating 304 and third passivation layer 301 and along the interior of the opening. The forming of each layer may be performed using a sputtering, CVD, or plating process, although other processes of formation, such as an evaporation or PECVD process, may alternatively be used depending upon the desired materials. The UBM 302 may be formed to have a thickness of between about 0.1 m and about 2 m, such as about 0.5 m.
(27) Once the third passivation layer 301, PI coating 304 and UBM 302 have been formed, the mask 303 may be formed over the UBM 302. In an embodiment, the mask 303 may be a dry film, which may include an organic material such as Ajinimoto buildup film (ABF). Alternatively, the mask 303 may be formed of a photoresist material. Once formed, the mask 303 may then be patterned to form a conductive pillar opening 305 to the UBM 302 over the contact pad 203.
(28) In an embodiment, the conductive pillar opening 305 is formed to the desired size and shape of a subsequent conductive pillar 400 to be formed within the conductive pillar opening 305 (described below with respect to
(29)
(30) The conductive pillar 400 may be formed in contact with the underlying UBM 302, and may be formed from a conductive material. In an embodiment, the conductive material may include metals such as copper or copper alloys, although other metals, such as aluminum, silver, gold, combinations thereof, and the like, may also be used. Conductive pillar 400 may be formed through a suitable process such as electrical plating, and may have a thickness less than about 60 m, or even between about 30 m and about 50 m. Once the conductive pillar 400 has been formed, an optional conductive barrier layer (not shown), formed from, e.g., a nickel-containing layer, a copper-containing layer or a tin-containing layer, may be formed over the conductive pillar 400.
(31) Next, as shown in
(32) After the mask 303 has been removed and the UBM 302 has been patterned, the protective layer 501 may be formed along the sidewalls of the conductive pillar 400. The protective layer 501 covers and protects the underlying conductive pillar 400 from environmental or physical damage during subsequent processing or usage. The protective layer 501 may be formed from tin, and may be applied to the sidewalls using an immersion plating process to a thickness of between about 500 and about 5,000 , such as about 2,000 . However, these materials and processes are meant to be exemplary only, as other suitable methods and materials may alternatively be used. For example, the protective layer 501 may be formed of a nickel palladium alloy through a process such as electroless palladium immersion gold (ENEPIG), or simply through an electroless nickel immersion gold (ENIG) process.
(33)
(34) In this embodiment the PPI 601 is formed by initially forming a seed layer (not shown) of a titanium copper alloy through a suitable formation process such as CVD or sputtering. A photoresist (not shown) is formed to cover the seed layer, and the photoresist is then patterned to expose those portions of the seed layer that are located where the PPI 601 is desired to be located.
(35) Once the photoresist is formed and patterned, a conductive material 603, such as copper, may be formed on the seed layer through a deposition process such as plating. The conductive material 603 may be formed to have a thickness of between about 1 m and about 10 m, such as about 5 m. However, while the material and methods discussed are suitable to form the conductive material 603, these materials are merely exemplary. Any other suitable materials, such as AlCu or Au, and any other suitable processes of formation, such as CVD or PVD, may alternatively be used to form the conductive material 603.
(36) Once the conductive material 603 has been formed, the photoresist may be removed through a suitable removal process. Additionally, after the removal of the photoresist, those portions of the seed layer that were covered by the photoresist are removed through, for example, a suitable etch process using the conductive material 603 as a mask.
(37) After the removal of the seed layer, the third passivation layer 301, the PI coating 304, the UBM 302, the conductive pillar 400, and the protective layer 501 may be formed over any desired portion of the PPI 601 while remaining in contact with the first metal contact 105. In this embodiment, the third passivation layer 301, the PI coating 304, the UBM 302, the conductive pillar 400, and the protective layer 501 may be formed through any suitable process such as the ones described above with reference to
(38)
(39)
(40) Looking initially at
(41) Once formed, the PI coating 304 is removed from the bottom of the trench in order to expose an upper surface of the first metal contact 105. This removal may be performed using a suitable masking and removal process, such as a photolithographic mask and etching process. Additionally, while the removal process may optionally remove the PI coating 304 from the sidewalls of the trench, in an embodiment the PI coating 304 is not removed from the sidewalls of the trench so as to isolate the subsequently formed conductive pillar 400.
(42)
(43)
(44) Although the disclosure and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. For example, many different materials and processes may be used to form the conductive pillar. All of these materials and processes are fully intended to be included within the disclosure.
(45) Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.