Wafer-level package with enhanced performance
10804179 ยท 2020-10-13
Assignee
Inventors
- Julio C. Costa (Oak Ridge, NC, US)
- Jan Edward Vandemeer (Kernersville, NC, US)
- Jonathan Hale Hammond (Oak Ridge, NC, US)
- Merrill Albert Hatcher, Jr. (Greensboro, NC, US)
- Jon Chadwick (Greensboro, NC, US)
Cpc classification
H01L2224/24137
ELECTRICITY
H01L2924/19105
ELECTRICITY
H01L24/19
ELECTRICITY
H01L2224/12105
ELECTRICITY
H01L24/96
ELECTRICITY
H01L2224/04105
ELECTRICITY
H01L23/34
ELECTRICITY
H01L23/49811
ELECTRICITY
H01L2223/54486
ELECTRICITY
H01L24/97
ELECTRICITY
H01L23/5389
ELECTRICITY
H01L21/568
ELECTRICITY
H01L23/544
ELECTRICITY
H01L23/49827
ELECTRICITY
International classification
H01L23/58
ELECTRICITY
H01L23/538
ELECTRICITY
H01L23/433
ELECTRICITY
H01L21/02
ELECTRICITY
Abstract
The present disclosure relates to a packaging process to enhance thermal and electrical performance of a wafer-level package. The wafer-level package with enhanced performance includes a first thinned die having a first device layer, a multilayer redistribution structure, a first mold compound, and a second mold compound. The multilayer redistribution structure includes package contacts on a bottom surface of the multilayer redistribution structure and redistribution interconnects connecting the first device layer to the package contacts. The first mold compound resides over the multilayer redistribution structure and around the first thinned die, and extends beyond a top surface of the first thinned die to define a cavity within the first mold compound and over the first thinned die. The second mold compound fills the cavity and is in contact with the top surface of the first thinned die.
Claims
1. An apparatus comprising: a first thinned die comprising a first device layer and a first dielectric layer over the first device layer, wherein the first device layer comprises a plurality of first die contacts at a bottom surface of the first device layer; a multilayer redistribution structure comprising a first dielectric pattern, redistribution interconnects, a second dielectric pattern, and a plurality of package contacts, wherein: the first dielectric pattern is formed underneath the first thinned die and the plurality of first die contacts is exposed through the first dielectric pattern; the redistribution interconnects are electrically connected to the plurality of first die contacts through the first dielectric pattern and extend underneath the first dielectric pattern, wherein connections between the redistribution interconnects and the plurality of first die contacts are solder-free; the second dielectric pattern is formed underneath the first dielectric pattern to partially encapsulate each redistribution interconnect; and each of the plurality of package contacts is separate and on a bottom surface of the multilayer redistribution structure, wherein the redistribution interconnects connect the plurality of first die contacts to certain ones of the plurality of package contacts; a support dielectric layer, which extends over a continuous air gap surrounding each of the plurality of package contacts, wherein at least a portion of each side of each of the plurality of package contacts is covered by the support dielectric layer, and a bottom surface of each of the plurality of package contacts is not covered by the support dielectric layer; a first mold compound residing over the multilayer redistribution structure and around the first thinned die, and extending beyond a top surface of the first thinned die to define an opening within the first mold compound and over the first thinned die, wherein the top surface of the first thinned die is exposed at a bottom of the opening; and a second mold compound filling the opening and in contact with the top surface of the first thinned die.
2. The apparatus of claim 1 wherein the support dielectric layer encapsulates each side of each of the plurality of package contacts, and a bottom surface of the support dielectric layer and the bottom surface of each of the plurality of package contacts are in a same flat plane.
3. The apparatus of claim 2 further comprising a plurality of bumps, wherein each of the plurality of bumps is directly coupled to the bottom surface of a corresponding package contact in the plurality of package contacts.
4. The apparatus of claim 1 wherein the support dielectric layer covers a portion of each side of each of the plurality of package contacts, such that another portion of each side of each of the plurality of package contacts is exposed.
5. The apparatus of claim 1 wherein the support dielectric layer encapsulates each side of each of the plurality of package contacts, and the bottom surface of the support dielectric layer is vertically beyond the bottom surface of each of the plurality of package contacts.
6. The apparatus of claim 5 further comprising a plurality of external contacts, wherein each of the plurality of external contacts is directly coupled to the bottom surface of a corresponding package contact in the plurality of package contacts through the support dielectric layer.
7. The apparatus of claim 1 wherein a top surface of the first dielectric layer is the top surface of the first thinned die, such that the second mold compound is in contact with the top surface of the first dielectric layer.
8. The apparatus of claim 1 wherein the support dielectric layer has a planarized bottom surface.
9. The apparatus of claim 1 wherein the first thinned die provides a microelectromechanical systems (MEMS) component.
10. The apparatus of claim 1 wherein the first thinned die is formed from a silicon-on-insulator (SOI) structure, wherein the first device layer of the first thinned die is formed from a silicon epitaxy layer of the SOI structure, and the first dielectric layer of the first thinned die is a buried oxide layer of the SOI structure.
11. The apparatus of claim 1 further comprising a second intact die, wherein: the second intact die includes a second device layer over the multilayer redistribution structure and an intact silicon substrate over the second device layer; and the first mold compound over the multilayer redistribution structure encapsulates the second intact die.
12. The apparatus of claim 11 wherein the first thinned die provides a MEMS component and the second intact die provides a complementary metal-oxide-semiconductor (CMOS) controller that controls the MEMS component.
13. The apparatus of claim 1 wherein the second mold compound has a thermal conductivity greater than 2 W/m.Math.K.
14. The apparatus of claim 1 wherein the second mold compound has an electrical resistivity greater that 1E6 Ohm.Math.cm.
15. The apparatus of claim 1 wherein the first mold compound is formed from a same material as the second mold compound.
16. The apparatus of claim 1 wherein the first mold compound and the second mold compound are formed from different materials.
17. The apparatus of claim 1 wherein the multilayer redistribution structure is free of glass fiber.
Description
BRIEF DESCRIPTION OF THE DRAWING FIGURES
(1) The accompanying drawing figures incorporated in and forming a part of this specification illustrate several aspects of the disclosure, and together with the description serve to explain the principles of the disclosure.
(2)
(3)
(4)
(5) It will be understood that for clarity of illustration,
DETAILED DESCRIPTION
(6) The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the embodiments and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.
(7) It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term and/or includes any and all combinations of one or more of the associated listed items.
(8) It will be understood that when an element such as a layer, region, or substrate is referred to as being on or extending onto another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being directly on or extending directly onto another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being over or extending over another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being directly over or extending directly over another element, there are no intervening elements present. It will also be understood that when an element is referred to as being connected or coupled to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being directly connected or directly coupled to another element, there are no intervening elements present.
(9) Relative terms such as below or above or upper or lower or horizontal or vertical may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.
(10) The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms a, an, and the are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms comprises, comprising, includes, and/or including when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
(11) Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
(12) The present disclosure relates to a packaging process to provide a wafer-level package with enhanced thermal and electrical performance.
(13) Initially, an adhesive layer 10 is applied on a top surface of a carrier 12 as illustrated in
(14) The SOI die 14 includes a first device layer 20, a first dielectric layer 22 over a top surface of the first device layer 20, and a first silicon substrate 24 over the first dielectric layer 22. As such, a bottom surface of the first device layer 20 is a bottom surface of the SOI die 14, and the backside of the first silicon substrate 24 is a top surface of the SOI die 14. The first device layer 20 includes a number of first die contacts 26 at the bottom surface of the first device layer 20. Herein, the SOI die 14 is formed from an SOI structure, which refers to a structure including a silicon substrate, a silicon epitaxy layer, and a buried oxide layer sandwiched between the silicon substrate and the silicon epitaxy layer. The first device layer 20 of the SOI die 14 is formed by integrating electronic components (not shown) in or on the silicon epitaxy layer of the SOI structure. The first dielectric layer 22 of the SOI die 14 is the buried oxide layer of the SOI structure. The first silicon substrate 24 of the SOI die 14 is the silicon substrate of the SOI structure. The first device layer 20 has a thickness between 0.1 m and 50 m, and the first dielectric layer 22 has a thickness between 10 nm and 2000 nm. In addition, the SOI die 14 has a thickness between 25 m and 250 m or between 10 m and 750 m, and the first silicon substrate 24 has a thickness between 25 m and 250 m or between 10 m and 750 m, respectively.
(15) The MEMS die 16 includes a second device layer 28, a second dielectric layer 30 over a top surface of the second device layer 28, and a second silicon substrate 32 over the second dielectric layer 30. As such, a bottom surface of the second device layer 28 is a bottom surface of the MEMS die 16, and the backside of the second silicon substrate 32 is a top surface of the MEMS die 16. The second device layer 28 includes a MEMS component (not shown) that is typically a switch and a number of second die contacts 34 at the bottom surface of the second device layer 28. Via-structures (not shown) may be used to connect the MEMS component to the second die contacts 34. The second device layer 28 has a thickness between 0.5 m and 100 m, and may be formed from a combination of dielectric and metal layers (such as silicon oxide, silicon nitride, aluminum, titanium, copper, or the like). The second dielectric layer 30 has a thickness between 10 nm and 10000 nm, and may be formed from silicon oxide, silicon nitride, aluminum oxide, or aluminum nitride. In addition, the MEMS die 16 has a thickness between 25 m and 300 m or between 10 m and 800 m, and the second silicon substrate 32 has a thickness between 25 m and 300 m or between 10 m and 800 m, respectively.
(16) The CMOS controller die 18 includes a third device layer 36 and a third silicon substrate 38 over the third device layer 36. A bottom surface of the third device layer 36 is a bottom surface of the CMOS controller die 18, and the backside of the third silicon substrate 38 is a top surface of CMOS controller die 18. The third device layer 36 may include a CMOS controller (not shown) that controls the MEMS component within the thinned MEMS die 14, and a number of third die contacts 40 at a bottom surface of the third device layer 36. Via-structures (not shown) may be used to connect the CMOS controller to the third die contacts 40. The third device layer 36 has a thickness between 0.1 m and 50 m, and may be formed from a combination of dielectric and metal layers (such as silicon oxide, silicon nitride, aluminum, titanium, copper, or the like). In addition, the CMOS controller die 18 has a thickness between 25 m and 250 m or between 10 m and 750 m, and the third silicon substrate 38 has a thickness between 25 m and 250 m or between 10 m and 750 m, respectively. In this embodiment, the CMOS controller die 18 may be shorter than the SOI die 14 and the MEMS die 16. In different applications, the CMOS controller die 18 may be the same height as the SOI die 14 or the MEMS die 16, or the CMOS controller die 18 may be taller than the SOI die 14 and the MEMS die 16.
(17) Next, a first mold compound 42 is applied over the adhesive layer 10 to encapsulate the SOI die 14, the MEMS die 16, and the CMOS controller die 18 as illustrated in
(18) A curing process (not shown) is then used to harden the first mold compound 42. The curing temperature is between 100 C. and 320 C. depending on which material is used as the first mold compound 42. The adhesive layer 10 and the carrier 12 are then removed to expose the bottom surface of the first device layer 20, the bottom surface of the second device layer 28, and the bottom surface of the third device layer 36 as shown in
(19) With reference to
(20) Next, a number of redistribution interconnects 46 are formed as illustrated in
(21) A second dielectric pattern 48 is formed underneath the first dielectric pattern 44 to partially encapsulate each first redistribution interconnect 46(1) as illustrated in
(22) Lastly, a number of package contacts 50 are formed to complete a multilayer redistribution structure 52 and provide a precursor package 54, as illustrated in
(23) The multilayer redistribution structure 52 may be free of glass fiber or glass-free. Herein, the glass fiber refers to individual glass strands twisted to become a larger grouping. These glass strands may then be woven into a fabric. The first dielectric pattern 44 and the second dielectric pattern 48 may be formed of benzocyclobutene (BCB), polyimide, or other dielectric materials. The redistribution interconnects 46 may be formed of copper or other suitable metals. The package contacts 50 may be formed of at least one of copper, gold, nickel, and palladium. The multilayer redistribution structure 52 has a thickness between 2 m and 300 m.
(24)
(25) Firstly, a third dielectric layer 58 is formed at the bottom surface of the multilayer redistribution structure 52, as illustrated in
(26) To facilitate easy removal of the third dielectric layer 58 in a later processing step (more details in the following discussion), a passivation layer 60 may be formed between the multilayer redistribution structure 52 and the third dielectric layer 58, as illustrated in
(27) In some applications, at least a portion of the third dielectric layer 58 may remain in a final wafer-level package. As such, each package contact 50 needs to be exposed through the third dielectric layer 58. Herein, the third dielectric layer 58 fully fills the air gap 56 and encapsulates the sides of each package contact 50 as shown in 10C. A bottom surface of the third dielectric layer 58 and a bottom surface of each package contact 50 are in a same flat plane. The third dielectric layer 58 may be formed by spinning on, laminating, depositing, or molding dielectrics to encapsulate each package contact 50 and is then followed by a thinning step (such as chemical-mechanical planarization or etching technique) to expose the bottom surface of each package contact 50.
(28) In addition, when the air gap 56 extends underneath at least 70% of the SOI die 14 and/or extends underneath at least 70% of the MEMS die 16, the third dielectric layer 58 may encapsulate the sides of each package contact 50, fully fill the air gap 56, and extend vertically beyond the bottom surface of each package contact 50 as shown in 10D. Since the third dielectric layer 58 may extend vertically beyond the bottom surface of each package contact 50, a number of separate air openings 62 are simultaneously formed vertically below each package contact 50. Each package contact 50 may have a same or different size, and may have a same or different shape, such as square, rectangular, triangular, and round. Consequently, each air opening 62 may have a same or different size, and may have a same or different shape, such as square, rectangular, triangle, and round. If there is no package contact 50 vertically below the SOI die 14 and the MEMS die 16, there will be no air opening 62 vertically below the SOI die 14 and the MEMS die 16. Each air opening 62 has a size between 25 m25 m and 400 m400 m, and is much smaller compared to the air gap 56. The depth of each air opening 62 is minimized to as close to zero as possible. Herein, the third dielectric layer 58 has an essentially planarized bottom surface and each package contact 50 is exposed through the third dielectric layer 58. The third dielectric layer 58 may be formed by spinning on, laminating, depositing, or molding dielectrics, and may then be followed by polishing to realize an essentially planarized surface. For
(29) After the third dielectric layer 58 is formed, the first mold compound 42 is thinned down to expose the first silicon substrate 24 of the SOI die 14 and the second silicon substrate 32 of the MEMS die 16 as shown in
(30) Next, the first silicon substrate 24 and the second silicon substrate 32 are removed substantially to provide an etched precursor package 64, as illustrated in
(31) Removing substantially the first and second silicon substrates 24 and 32 may be provided by an etching process with a wet/dry etchant chemistry, which may be TMAH, KOH, ACH, NaOH, or the like. The first dielectric layer 22 functions as an etching stop to protect the first device layer 20 of the thinned SOI die 14T, and the second dielectric layer 30 functions as an etching stop to protect the second device layer 28 of the thinned MEMS die 16T. The first mold compound 42 encapsulates and protects the CMOS controller die 18 from the wet/dry etchant chemistry. In some applications, a protection layer (not shown) may be placed at the bottom surface of the third dielectric layer 58 to protect the third dielectric layer 58 and/or the package contacts 50 (if the package contacts 50 are exposed through the third dielectric layer 58, as shown in
(32) The etched precursor package 64 may be attached to a rigid carrier 70 via an adhesive material 72, as illustrated in
(33) A second mold compound 74 is then applied to substantially fill the first and second cavities 66 and 68, as illustrated in
(34) The second mold compound 74 has a thermal conductivity greater than 2 W/m.Math.K or greater than 10 W/m.Math.K, and has an electrical resistivity greater than 1E6 Ohm-cm. In general, the higher the thermal conductivity of the second mold compound 74, the better the thermal performance of the thinned SOI die 14T and the thinned MEMS die 16T. Further, the high electrical resistivity of the second mold compound 74 may improve the quality factor (Q) at high frequencies of the MEMS component of the thinned MEMS die 16T, and may reduce loss in the thinned SOI die 14T.
(35) The second mold compound 74 may be formed of thermoplastics or thermoset materials, such as PPS (poly phenyl sulfide), overmold epoxies doped with boron nitride or alumina thermal additives, or the like. In some applications, the etched precursor package 64 may only include the MEMS die 16 and the CMOS controller die 18. The second mold compound 74 may also be formed from an organic epoxy resin system with a thermal conductivity less than 2 W/m.Math.K. The second mold compound 74 may be formed of a same or different material as the first mold compound 42. However, unlike the second mold compound 74, the first mold compound 42 does not have thermal conductivity or electrical resistivity requirements. In some applications, both the first mold compound 42 and the second mold compound 74 have a thermal conductivity greater than 2 W/m.Math.K. In some applications, the first mold compound 42 has a thermal conductivity less than 2 W/m.Math.K and the second mold compound 74 has a thermal conductivity greater than 2 W/m.Math.K. In some applications, the first mold compound 42 has a thermal conductivity greater than 2 W/m.Math.K and the second mold compound 74 has a thermal conductivity greater than 10 W/m.Math.K.
(36) The second mold compound 74 may be applied by various procedures, such as sheet molding, overmolding, compression molding, transfer molding, dam fill encapsulation, and screen print encapsulation. During the molding process of the second mold compound 74, liquefaction and molding pressure may be not uniform across the entire etched precursor package 64. A first combination of the thinned SOI die 14T and a first portion of the multilayer redistribution structure 52 directly underneath the thinned glass-based die 14T, and a second combination of the thinned MEMS die 16T and a second portion of the multilayer redistribution structure 52 directly underneath the thinned MEMS die 16T may suffer more molding pressure than the other portions of the etched precursor package 64. In a typical compression molding, if the second mold compound 74 is formed of high thermal conductivity materials (>=2 W/m.Math.K), a molding pressure and a temperature used for applying the second mold compound 74 is between 250 psi and 1000 psi, and between 100 C. and 350 C., respectively.
(37) Notice that the thinned SOI die 14T has a thickness between 0.1 m and 50 m, the thinned MEMS die 16T has a thickness 0.5 m and 100 m, and the multilayer redistribution structure 52 has a thickness between 2 m and 300 m. As such, the first combination of the thinned SOI die 14T and the first portion of the multilayer redistribution structure 52, or the second combination of the thinned MEMS die 16T and the second portion of the multilayer redistribution structure 52 may have a thickness as thin as a few m. If there is no third dielectric layer 58 filling the air gap 56, especially portions of the air gap 56 that are vertically below the thinned SOI die 14T and/or vertically below the thinned MEMS die 16T, vertical deformations of the first combination and/ or vertical deformations of the second combination may occur during a molding step. Without extra support in the portions of the air gap 56 that are vertically below the thinned SOI die 14T and/or vertically below the thinned MEMS die 16T, the first combination and the second combination may not endure high vertical molding pressure.
(38) In one embodiment, when the third dielectric layer 58 fully fills the air gap 56, encapsulates each package contact 50, and provides the planarized bottom surface (as shown in
(39) In another embodiment, when the third dielectric layer 58 fully fills the air gap 56, encapsulates the sides of each package contact 50, and has the bottom surface in a same flat plane as the bottom surface of each package contact 50 (as shown in
(40) In addition, when the third dielectric layer 58 fully fills the air gap 56, encapsulates the sides of each package contact 50, and extends vertically beyond the bottom surface of each package contact 50 (as shown in
(41) A curing process (not shown) is followed to harden the second mold compound 74 (step 110). The curing temperature is between 100 C. and 320 C. depending on which material is used as the second mold compound 74. A top surface of the second mold compound 74 is then planarized as illustrated in
(42)
(43) After the detaching process, the package contacts 50 may be fully encapsulated by the third dielectric layer 58 (shown in
(44) In another embodiment, after the detaching process, the bottom surface of each package contact 50 may be exposed and in a same flat plane as the bottom surface of the third dielectric layer 58 (shown in
(45) In addition, after the detaching process, the bottom surface of each package contact 50 may be exposed through the third dielectric layer 58 that is vertically beyond the bottom surface of each package contact 50 (shown in
(46) Lastly, the wafer-level package 76/76/76/76 may be marked, diced, and singulated into individual components (Step 118).
(47) Those skilled in the art will recognize improvements and modifications to the preferred embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.