SOI WAFERS WITH BURIED DIELECTRIC LAYERS TO PREVENT CU DIFFUSION
20180012845 · 2018-01-11
Assignee
Inventors
- Anthony K. Stamper (Williston, VT)
- Mukta G. Farooq (Hopewell Junction, NY)
- John A. Fitzsimmons (Poughkeepsie, NY)
Cpc classification
H01L21/76852
ELECTRICITY
H01L2224/05009
ELECTRICITY
H01L2224/0401
ELECTRICITY
H01L23/522
ELECTRICITY
H01L21/76254
ELECTRICITY
H01L23/53238
ELECTRICITY
International classification
H01L21/768
ELECTRICITY
H01L21/762
ELECTRICITY
Abstract
An SOI semiconductor device includes a first wafer having an active semiconductor layer and a first oxide layer and a second wafer having a semiconductor substrate and a second oxide layer, the first oxide layer being bonded to the second oxide layer, and one of the first wafer and the second wafer includes a nitride layer. The nitride layer can be formed between the semiconductor substrate and the second oxide layer. A third oxide layer can be formed on the semiconductor substrate and the nitride layer is formed between the second oxide layer and the third oxide layer. The nitride layer can be formed between the active semiconductor layer and the first oxide layer. The first wafer can include a third oxide layer formed on the active semiconductor layer and the nitride layer is formed between the third oxide layer and the first oxide layer.
Claims
1. An SOI semiconductor device comprising: a first wafer having an active semiconductor layer and a first oxide layer; and a second wafer having a handle substrate and a second oxide layer, the first oxide layer of the first wafer being bonded to the second oxide layer of the second wafer, wherein one of the first wafer and the second wafer includes a nitride layer.
2. The SOI semiconductor device according to claim 1, wherein: the second wafer includes the nitride layer formed between the handle substrate and the second oxide layer.
3. An SOI semiconductor device according to claim 1, wherein: the second wafer includes a third oxide layer formed on the handle substrate and the nitride layer is formed between the second oxide layer and the third oxide layer of the second wafer.
4. An SOI semiconductor device according to claim 1, wherein: the nitride layer is formed between the active semiconductor layer and the first oxide layer of the first wafer.
5. An SOI semiconductor device according to claim 1, wherein: the first wafer includes a third oxide layer formed on the active semiconductor layer and the nitride layer is formed between the third oxide layer and the first oxide layer on the first wafer.
6. A through silicon via (TSV) semiconductor device comprising: a semiconductor device layer including a copper contact pad; a buried oxide (BOX) layer, the BOX layer comprising a first wafer having an active semiconductor layer and a first oxide layer; and a second wafer having a handle substrate and a second oxide layer, the second oxide layer being bonded to the first oxide layer, wherein one of the first wafer and the second wafer includes a nitride layer; and a handler substrate layer.
7. The TSV semiconductor device according to claim 6, wherein the semiconductor device layer is formed on top of the BOX layer.
8. The TSV semiconductor device according to claim 6, wherein the semiconductor device layer is formed through the BOX layer.
9. The TSV semiconductor device according to claim 6, wherein the semiconductor device layer is one of an annular layer and a linear copper filled layer.
10. The TSV semiconductor device according to claim 6, wherein the semiconductor device layer includes an insulator layer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0008] These and other objects, features and advantages of the present invention will become apparent from the following detailed description of illustrative embodiments thereof, which is to be read in connection with the accompanying drawings, in which:
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
[0028]
[0029]
DETAILED DESCRIPTION
[0030] This disclosure is directed to the formation of SOI substrates with a high quality silicon layer of a thickness of some tens of a nanometer to some hundreds of nanometers, depending on the type of semiconductor device to be formed, on a silicon dioxide layer of a thickness in the range of tenths of a nanometer to several hundred nanometers. In addition, a wafer bonding technique is employed in which a first wafer is provided, often referred to as a donor wafer and a second wafer is provided, often referred to as a handle wafer. A silicon dioxide layer with a required thickness, is grown or deposited on at least one of the wafers. At least one of the first wafer and the second wafer includes a nitride layer. Subsequently, an ion implantation is performed, preferably using hydrogen ions, with the first wafer, wherein ions are implanted through the silicon dioxide layer at a well-defined depth of the first wafer in such a manner that, between the silicon dioxide layer and the peak concentration of the hydrogen, a semiconductor layer with a specified thickness is maintained. The well known Smart-Cut® process may be used. After the implantation, the first wafer and the second wafer are bonded together, Wherein the silicon dioxide of the first wafer forms a bonding interface with the silicon dioxide of the second wafer; or the silicon dioxide of the first wafer forms a bonding interface with the silicon of the second wafer. After the bond process, which involves an anneal step, the compound of the first wafer and the second wafer is subjected to a cleaving process, wherein the region including the implanted hydrogen ions acts as a separation layer so that finally an SOI wafer is obtained having a high-quality silicon layer formed on a silicon dioxide layer. The silicon layer may then be treated by chemical mechanical polishing (CMP) and/or rapid thermal annealing so as to obtain the required surface quality, as known in the art.
[0031] With reference to
[0032] The first substrate 10 has formed thereon an insulating layer 14 of required thickness. In one particular embodiment, the insulating layer 14 is a silicon dioxide layer with a thickness in the range of approximately 50 nm to 0.05 μm. The insulating layer 14 may be formed by any suitable growth and/or deposition method known in the art. For example, the insulating layer 14, when provided as a silicon dioxide layer, may be formed by oxidizing the first substrate 10 to form a thermal oxide layer.
[0033] The first substrate 10 is subjected to ion implantation, so as to form an implantation region 16, the peak concentration of which is located at a predefined depth that is well controllable by the implantation parameters and the thickness of the insulating layer 14. Preferably, hydrogen ions are implanted with a dose and energy suitable to provide the implantation region 16 approximately 10-500 nm below the insulating layer 16. An active region 18 is formed between the silicon dioxide layer 14 and the ion implantation donor region 16.
[0034] The second substrate 12 has formed thereon a diffusion barrier layer 20, the composition and the thickness of which is selected so as to act as a diffusion barrier for copper atoms and ions at elevated temperatures which may occur during the fabrication of semiconductor devices. In the embodiment in
[0035]
[0036] In
[0037]
[0038] As described above, the present disclosure is directed method and structure to form SOI BOX wafer with nitride or other mobile ion and/or copper diffusion barrier embedded in the SOI insulator. As a result, contrary to the conventional SOI substrate, according to the present invention, the BOX structure 26 includes the diffusion barrier layer 30 that effectively prevents copper atoms and mobile ions from diffusing through the diffusion barrier layer 30 into the active layer 18. In this embodiment, diffusion barrier layer 30 includes nitride layer 22, oxide layer 24 and oxide layer 14. The stability of the BOX structure 28 is improved over prior art structures because of the oxide: oxide bond between layers 14 and 24.
[0039]
[0040]
[0041]
[0042]
[0043]
[0044] The TSV device 50 is formed from wafer topside (over BOX), through BOX, to thinned handle wafer backside. The TSV device can be an annular TSV, a liner/copper filled TSV or an insulated TSV. The SiN layer in BOX may need to be densified at the bonding temperature or higher to avoid outgassing or shrinking during bonding.
[0045] While the invention has been particularly shown and described with respect to illustrative and preformed embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in form and details may be made therein without departing from the spirit and scope of the invention which should be limited only by the scope of the appended claims.