DISPLAY PANEL AND MANUFACTURING METHOD THEREOF
20200104008 ยท 2020-04-02
Inventors
Cpc classification
G06F3/0421
PHYSICS
H01L31/0284
ELECTRICITY
H01L31/10
ELECTRICITY
G06F2203/04107
PHYSICS
G06F2203/04103
PHYSICS
H01L27/1251
ELECTRICITY
H01L27/1214
ELECTRICITY
International classification
G06F3/041
PHYSICS
H01L31/10
ELECTRICITY
Abstract
A display panel and a manufacturing method thereof are provided. The display panel comprises a glass substrate, an insulating layer, a polysilicon layer, a gate insulating layer, a gate layer, an interlayer insulating layer, and a source-drain contacting layer, wherein the polysilicon layer is defined with a first doped region, a second doped region, and a third doped region. The source-drain contacting layer contacts the first doped region and the third doped region. A doping type of the first doped region and a doping type of the third doped region are different so that the first doped region and the third doped region form a PN structure. Doping type of the first doped region and a doping type of the second doped region are same.
Claims
1. A display panel, comprising: a glass substrate; an insulating layer formed on the glass substrate; a polysilicon layer formed on the insulating layer; a gate insulating layer formed on the polysilicon layer; a gate layer formed on the gate insulating layer; an interlayer insulating layer formed on the gate layer; a source-drain contacting layer formed on the interlayer insulating layer; and a passivation layer formed on the source-drain contacting layer and the interlayer insulating layer; wherein the polysilicon layer is defined with a first doped region, a second doped region, and a third doped region; the source-drain contacting layer contacts the first doped region and the third doped region; a doping type of the first doped region and a doping type of the third doped region are different so that the first doped region and the third doped region form a PN structure; the doping type of the first doped region and a doping type of the second doped region are same.
2. The display panel according to claim 1, wherein the first doped region is formed with two N-type heavily doped regions configured to be a N.sup.+-type layer, and the third doped region is formed with a P-type doped region configured to be a P-type layer.
3. The display panel according to claim 2, wherein the polysilicon layer is further defined with a non-doped region; the second doped region is formed with two N-type lightly doped regions, and the N-type lightly doped regions are located at two opposite sides of the non-doped region, respectively.
4. The display panel according to claim 3, wherein the PN structure formed from the N-type heavily doped region and the P-type doped region is defined as an amorphous silicon photodiode, and the N-type lightly doped region, the N-type heavily doped region, and the gate layer define as a thin film transistor.
5. The display panel according to claim 3, wherein a projection of the non-doped region projected on the glass substrate overlaps a projection of the gate layer projected on the glass substrate, and a projection of the P-type doped region projected on the glass substrate overlaps a projection of the N-type heavily doped region projected on the glass substrate.
6. The display panel according to claim 1, wherein the display panel further comprises a light shielding layer, the light shielding layer is formed on the glass substrate, and the insulating layer covers the light shielding layer.
7. A manufacturing method of the display panel according to claim 1, comprising steps of: a polysilicon layer forming step for depositing an insulating layer on a glass substrate and forming a polysilicon layer on the insulating layer; a first doped region doping step for defining a first doped region in the polysilicon layer and doping the first doped region; a second doped region doping step for depositing a gate insulating layer and a first metal layer in sequence, and patterning the first metal layer as a gate layer, and then defining a second doped region in the polysilicon layer and doping the second doped region, wherein a doping type of the first doped region and a doping type of the second doped region are same; a third doped region doping step for defining a third doped region in a portion of a surface of the first doped region and doping the third doped region, wherein the doping type of the first doped region and a doping type of the third doped region are different so that the first doped region and the third doped region form a PN structure; an interlayer insulating layer forming step for depositing an interlayer insulating layer and forming a plurality of holes on the interlayer insulating layer; and a source-drain contacting layer forming step for depositing a second metal layer in the holes and patterning the second metal layer as a source-drain contacting layer so that the source-drain contacting layer contacts the first doped region and the third doped region.
8. The manufacturing method according to claim 7, wherein in the first doped region doping step, the first doped region is formed with two N-type heavily doped regions, wherein the N-type heavily doped regions are performed by N-type doping so that the N-type heavily doped regions are converted into a N.sup.+-type layer.
9. The manufacturing method according to claim 7, wherein in the second doped region doping step, the second doped region is formed with two N-type lightly doped regions, wherein the N-type lightly doped regions are performed by N-type doping so that the N-type lightly doped regions are converted into a N.sup.-type layer.
10. The manufacturing method according to claim 8, wherein in the third doped region doping step, the third doped region is formed with a P-type doped region, wherein the P-type doped region is performed by P-type doping so that the P-type doped region is converted into a P-type layer, and the P-type layer is located on the N.sup.+-type layer.
11. A display panel, comprising: a glass substrate; an insulating layer formed on the glass substrate; a polysilicon layer formed on the insulating layer; a gate insulating layer formed on the polysilicon layer; a gate layer formed on the gate insulating layer; an interlayer insulating layer formed on the gate layer; and a source-drain contacting layer formed on the interlayer insulating layer; wherein the polysilicon layer is defined with a first doped region, a second doped region, and a third doped region; the source-drain contacting layer contacts the first doped region and the third doped region; a doping type of the first doped region and a doping type of the third doped region are different so that the first doped region and the third doped region form a PN structure; the doping type of the first doped region and a doping type of the second doped region are same.
12. The display panel according to claim 11, wherein the first doped region is formed with two N-type heavily doped regions configured to be a N.sup.+-type layer, and the third doped region is formed with a P-type doped region configured to be a P-type layer.
13. The display panel according to claim 12, wherein the polysilicon layer is further defined with a non-doped region; the second doped region is formed with two N-type lightly doped regions, and the N-type lightly doped regions are located two opposite sides of the non-doped region, respectively.
14. The display panel according to claim 13, wherein the PN structure formed from the N-type heavily doped region and the P-type doped region is defined as an amorphous silicon photodiode, and the N-type lightly doped region, the N-type heavily doped region, and the gate layer define as a thin film transistor.
15. The display panel according to claim 13, wherein a projection of the non-doped region projected on the glass substrate overlaps a projection of the gate layer projected on the glass substrate, and a projection of the P-type doped region projected on the glass substrate overlaps a projection of the N-type heavily doped region projected on the glass substrate.
16. The display panel according to claim 11, wherein the display panel further comprises a light shielding layer, the light shielding layer is formed on the glass substrate, and the insulating layer covers the light shielding layer.
Description
DESCRIPTION OF DRAWINGS
[0025] In order to more clearly illustrate the embodiments or the prior art technical solutions embodiment of the present disclosure, will implement the following figures for the cases described in the prior art or require the use of a simple introduction. Obviously, the following description of the drawings are only some of those of ordinary skill in terms of creative effort without precondition, you can also obtain other drawings based on these drawings embodiments of the present disclosure.
[0026]
[0027]
[0028]
[0029]
[0030]
[0031]
[0032]
[0033]
[0034]
DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
[0035] Structure and technical means adopted by the present disclosure to achieve the above and other objects can be best understood by referring to the following detailed description of the preferred embodiments and the accompanying drawings. Furthermore, directional terms described by the present disclosure, such as upper, lower, front, back, left, right, inner, outer, side, longitudinal/vertical, transverse/horizontal, etc., are only directions by referring to the accompanying drawings, and thus the used directional terms are used to describe and understand the present disclosure, but the present disclosure is not limited thereto.
[0036] Referring to
[0037] Referring to
[0038] Referring to
[0039] Furthermore, the N-type lightly doped regions of the second doped region 242 are located at two opposite sides of the non-doped region 241, respectively. The N-type heavily doped regions of the first doped region 243 are adjacent to the side of the N-type lightly doped regions of the second doped region 242 away from the non-doped region 241, and the third doped region 244 is overlapped on one of the N-type heavily doped regions of the first doped region 243. In in the embodiment, a projection of the non-doped region 241 projected on the glass substrate 21 overlaps a projection of the gate layer 26 projected on the glass substrate 21, a projection of the second light shielding portion 222 of the light shielding layer 22 projected on the glass substrate 21 overlaps a projection of the N-type lightly doped regions of the second doped region 242 projected on the glass substrate 21, and a projection of the P-type doped region of the third doped region 244 projected on the glass substrate 21 overlaps a projection of the first light shielding portion 221 of the light shielding layer 22 projected on the glass substrate 21 and a projection of the N-type heavily doped region of the first doped region 243 projected on the glass substrate 21.
[0040] Referring to
[0041] Referring to
[0042] Referring to
[0043] According to the above structure, the PN structure formed from the first doped region 243 and the third doped region 244 is located above the first light shielding portion 221, and can be defined as an amorphous silicon photodiode to sense the reflected light of the finger, wherein the anode of the amorphous silicon photodiode is the P-type layer provided with a negative voltage between 3V to 9V. The amorphous silicon photodiode generates electron-hole pairs when an optical signal is incident on the amorphous silicon photodiode. In the electric field, the holes converge to the P-type layer (anode), and electrons converge to the N-type layer (cathode). In addition, the second doped region 242, the first doped region 243, and the gate layer 26 are located above the second light shielding portion 222, and can be defined as a thin film transistor, such as a TFT thin film transistor. When the thin film transistor is turned off, the signals are continuously accumulated. When the thin film transistor is turned on, the charge outputs to the data line, and the strength of the optical signal is determined according to the detected charge signal to achieve the effect of fingerprint recognition.
[0044] As described above, the thin film transistor is formed on the glass substrate 21 by polysilicon, and the amorphous silicon photodiode is formed by ion implantation technology, so that the intensity of the reflected light of the fingerprint can be recognized by the amorphous silicon photodiode. Since the thin film transistor has a low leakage current, and the current of the amorphous silicon photodiode is identified to obtain a better signal to noise ratio. In addition, the PN structure can realize N-type and P-type doping by ion implantation depth and ion complementary effect. Thus, the thin film transistor and the amorphous silicon photodiode are simultaneously prepared in the process without additional complicated structures and processes.
[0045] Referring to
[0046] Referring to
[0047] Referring to
[0048] Referring to
[0049] Referring to
[0050] Referring to
[0051] Referring to
[0052] Referring to
[0053] As described above, the thin film transistor is formed on the glass substrate 21 by polysilicon, and the amorphous silicon photodiode is formed by ion implantation technology, so that the intensity of the reflected light of the fingerprint can be recognized by the amorphous silicon photodiode. Since the thin film transistor has a low leakage current, and the current of the amorphous silicon photodiode is identified to obtain a better signal to noise ratio. In addition, the PN structure can realize N-type and P-type doping by ion implantation depth and ion complementary effect. Thus, the thin film transistor and the amorphous silicon photodiode are simultaneously prepared in the process without additional complicated structures and processes.
[0054] The present disclosure has been described with preferred embodiments thereof and it is understood that many changes and modifications to the described embodiments can be carried out without departing from the scope and the spirit of the invention that is intended to be limited only by the appended claims.