Silicon on nothing devices and methods of formation thereof
10354911 ยท 2019-07-16
Assignee
Inventors
Cpc classification
H01L29/7833
ELECTRICITY
H01L29/0653
ELECTRICITY
H01L27/1203
ELECTRICITY
B81C2201/0116
PERFORMING OPERATIONS; TRANSPORTING
International classification
H01L29/06
ELECTRICITY
H01L27/12
ELECTRICITY
H01L21/762
ELECTRICITY
B81C1/00
PERFORMING OPERATIONS; TRANSPORTING
Abstract
In accordance with an embodiment of the present invention, a method of forming a semiconductor device includes forming a first cavity within a substrate. The first cavity is disposed under a portion of the substrate. The method further includes forming a first pillar within the first cavity to support the portion of the substrate.
Claims
1. A method of forming a semiconductor device, the method comprising: forming a plurality of openings in a semiconductor substrate, the plurality of openings being separated from each other by one of ridge regions of the semiconductor substrate, wherein the ridge regions are wider at preselected locations and at a central region forming a first pattern; and annealing the semiconductor substrate to convert the plurality of openings to a first cavity, the central region to a central pillar, the preselected locations to a plurality of support pillars, the first cavity disposed under a portion of the semiconductor substrate, wherein the ridge regions are wider at second preselected locations, wherein the annealing converts the second preselected locations into a plurality of second pillars, the plurality of second pillars arranged around the central pillar in a second pattern different from the first pattern.
2. The method of claim 1, wherein the annealing forms a second cavity adjacent the first cavity.
3. The method of claim 2, further comprising forming a second pillar for supporting the second cavity.
4. The method of claim 1, further comprising forming a device over the semiconductor substrate after annealing to form the first cavity.
5. A method of forming a semiconductor device, the method comprising: forming a plurality of first openings in a semiconductor substrate, the plurality of first openings being separated from each other by one of first ridge regions of the semiconductor substrate, wherein the first ridge regions are wider at preselected locations and at a central region forming a first pattern; annealing the semiconductor substrate to convert the plurality of first openings to a first cavity, the central region to a central pillar, the preselected locations to a plurality of support pillars, the first cavity disposed under a portion of the semiconductor substrate; and forming a plurality of second openings in the semiconductor substrate, wherein a depth of the plurality of second openings is controlled to ensure that a bottom surface of the plurality of second openings are separated from a ceiling of the first cavity by a predetermined guard depth.
6. The method of claim 5, wherein the ridge regions are wider at second preselected locations, wherein the annealing converts the second preselected locations into a plurality of second pillars, the plurality of second pillars arranged around the central pillar in a second pattern different from the first pattern.
7. The method of claim 5, wherein the annealing forms a second cavity adjacent the first cavity.
8. The method of claim 7, further comprising forming a second pillar for supporting the second cavity.
9. The method of claim 5, further comprising forming a device over the semiconductor substrate after annealing to form the first cavity.
10. The method of claim 5, wherein the predetermined guard depth is set to at least 0.1 m.
11. The method of claim 5, wherein the predetermined guard depth is set to between about 1 m to about 5 m.
12. The method of claim 5, wherein the plurality of second openings are formed at a tighter pitch than the plurality of first openings.
13. The method of claim 5, further comprising annealing the semiconductor substrate to convert the plurality of second openings to a second cavity above the first cavity, the second cavity disposed under a portion of the semiconductor substrate.
14. The method of claim 13, wherein the predetermined guard depth is set to prevent coalescing of the first cavity and the second cavity.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawing, in which:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17) Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the embodiments and are not necessarily drawn to scale.
DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
(18) The making and using of various embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
(19) A structural embodiment of the present invention of a mechanically stabilized void will be described using
(20)
(21) Referring to
(22) A pillar 20 is formed within the cavity 50. The pillar 20 connects the ceiling of the cavity 50 with the floor of the cavity 50. The pillar 20 acts like a load bearing beam for the cavity 50 and prevents the cavity 50 from collapsing during product use and during further processing, e.g., due to mechanical stress.
(23)
(24) Referring to
(25)
(26) Referring to
(27)
(28) In various embodiments, the cavity 50 may be supported using more than one pillar 20. For example, in various embodiments, a plurality of pillars 20 may support the cavity 50. The plurality of pillars 20 may be arranged in different patterns in one or more embodiments. In various embodiments, the number of pillars, the dimensions of the pillars, and the arrangement of the pillars may be optimized to, for example, stabilize the structure. A finite element modeling software tool may be used to identify the configuration of the pillars 20. Besides the stress tensor, the analysis may utilize parameters such as stress intensity factors, strain energy, critical resolved shear stress, and other variables to identify the appropriate configuration of the pillars 20. Alternatively, the configuration of the pillars 20 may be identified using empirical data.
(29)
(30) Referring to
(31)
(32) This embodiment illustrates an alternative shape of the cavity 50. As in the prior embodiment, the pillars 20 comprises a central pillar 20A and a plurality of secondary pillars 20B surrounding the central pillar 20A. Again, the central pillar 20A is optional and may be skipped in some embodiments.
(33)
(34) In this embodiment, a large network of pillars 20 supports a cavity 50 from deformation and/or collapse. The pillars 20 may be arranged in a rectangular array in one embodiment.
(35)
(36) This embodiment is similar to the prior embodiment. Further, this embodiment illustrates a different pattern in arranging the pillars 20 within the cavity 50. In this embodiment, some of the pillars from the prior embodiment are removed without significantly degrading the mechanical stability and reliability of the cavity.
(37)
(38) In this embodiment, at least one of the pillars has a different size than the remaining pillars. For example, the central load bearing pillar such as the central pillar 20A may be larger in length, width, or both than the other secondary pillars 20B.
(39)
(40) Multi-level cavities may be realized using embodiments of the present invention because of the improved mechanical stability enabled by the use of pillars.
(41) Referring to
(42) As illustrated, in one embodiment, the length of the second cavity 150 (L150) may be smaller than the length of the cavity 50 (L50). As further illustrated in
(43) Accordingly, embodiments of the invention enable formation of complex hierarchical cavity structures.
(44)
(45)
(46) Referring to
(47) The resist layer 40 may be deposited in one embodiment. The resist layer 40 may be either organic or inorganic. Some examples of inorganic resist layer 40 include silicon dioxide, silicon nitride, silicon oxy-nitride, titanium nitride and/or a SILK (silicon-containing low-k) layer. The resist layer 40 may also be an organic layer such as a bottom anti-reflective coating (BARC) layer (such as polymides, and polysulfones), a FLARE layer, and/or a BCB layer. The resist layer 40 may optionally be baked to form a hard baked, thermally or chemically cross-linked resist. Finally, although only a single layer of resist is shown, the resist layer 40 may comprise multiple layers. For example, in some embodiments, the resist layer 40 may be a bilayer or trilayer film comprising different materials.
(48) The resist layer 40 protects the underlying substrate 100 during the subsequent through trench etch process. The material of the resist layer 40 may be selected based on the selectivity to the etch chemistry of the through trench etch process. For example, in one embodiment, a high density plasma with a fluorine chemistry may be subsequently used to etch the substrate 100, and the resist layer 40 comprises a SiO.sub.2 hard mask.
(49) A photoresist layer 35 may be deposited over the resist layer 40. The photoresist layer 35 is a resist that can be developed by exposure to radiation such as deep UV radiation used by lithography systems. The photoresist layer 35 may be either a positive or a negative photoresist. Examples of photoresist polymers are poly-p-hydroxystyrene, acrylates, novolak or cycloaliphatic copolymers.
(50) Referring to
(51)
(52) The first features 46 are arranged in a first pattern. The second features 47 are arranged in a second pattern that includes the first pattern. Thus, in some embodiments, the second features 47 are arranged after a certain number of the first features 46 in regular intervals. In one embodiment, the first features 46 comprise transparent regions while the second features 47 comprise opaque regions.
(53)
(54) The photoresist layer 35 is developed and the exposed photoresist regions are removed by etching. Using the remaining photo-resist regions as patterns, an anisotropic etch is used to remove the exposed portion of the resist layer 40 and the exposed underlying substrate 100. In one embodiment, a reactive ion etch process may be used to form the openings 10.
(55) In various embodiments, the openings 10 may have a depth (height) of at least 1 m. In one or more embodiments, the openings 10 may have a depth of about 1 m to about 10 m. The distance between adjacent openings 10 is about 0.1 m to about 1 m in various embodiments. In one embodiment, the distance between adjacent openings 10 is about 0.5 m.
(56) In various embodiments, the openings 10 have a length of about 0.1 m to about 1 m and a width of about 0.1 m to about 1 m. In various embodiments, the openings 10 are trench like structures, for example, having a length greater than the width or vice versa. In various embodiments, a large number of the openings 10 are formed simultaneously in a single region for forming the cavity. In one or more embodiments, the number of openings 10 may be about 10,000 to about 1,000,000 depending on the size of the cavity being created.
(57)
(58)
(59) Referring to
(60) In various embodiments, the openings 10 are spaced at a first pitch while the pillars 20 are spaced at a second pitch larger than the first pitch. In one or more embodiments, the first pitch is at least 50 times smaller than the second pitch. In one or more embodiments, the second pitch is about 20 times to about 150 times larger than the first pitch.
(61)
(62) The semiconductor structure is annealed in a hydrogen atmosphere in various embodiments. As illustrated in
(63)
(64) Eventually, upon further annealing, the globular shaped openings 11 constrict to form voids within the substrate 100. Further, depending on distance, adjacent globular shaped openings 11 (or voids) coalesce to form a single cavity 50. However, in the vicinity of the region for the pillars 20, the adjacent globular shaped openings 11 do not coalesce because of the large space between the neighboring globular shaped openings 11 thereby leaving behind the pillars 20. In various embodiments, after the annealing, the cavity 50 is fully embedded (enclosed) within the substrate 100. The cavity 50 may be filled with air, hydrogen, and other gases at a low pressure (<1 atm) depending on the annealing atmosphere.
(65) In one or more embodiments, the semiconductor structure is annealed at about 900 C. to about 1150 C. In one or more embodiments, the semiconductor structure is annealed at about 1050 C. to about 1150 C.
(66) In one or more embodiments, the semiconductor structure is annealed at about 1 Torr to about 760 Torr. In one or more embodiments, the semiconductor structure is annealed at about 1 Torr to 50 Torr. In one or more embodiments, the semiconductor structure is annealed at about 10 Torr to about 30 Torr.
(67) In one or more embodiments, the semiconductor structure is annealed for about 1 min to about 60 mins. In one or more embodiments, the semiconductor structure is annealed for about 5 mins to about 15 mins.
(68) The cavity 50 may be used for forming any type of structure. For example, in one embodiment, a transistor may be formed over the substrate 100. The cavity 50 may be used for changing the stress of the surface of the substrate 100. In an alternative embodiment, the cavity 50 may be filled with another embodiment. In a further embodiment, the cavity 50 may be used to form different types of micro-electro-mechanical system devices. Further processing may be performed to form a subsequent semiconductor device.
(69)
(70)
(71) In this embodiment, processing may proceed as described in
(72) Using the patterned second level resist layer 140 as an etch mask, second openings 110 may be formed as described previously for forming openings 10. The depth of the second openings 110 (D110) is controlled to ensure that they are separated from the cavity 50 by a sufficient guard depth GD. The guard depth GD is at least 0.1 m in various embodiments, and about 1 m to about 5 m in one embodiment. The guard depth GD may be used to avoid coalesce between the cavity 50 and the second level cavity being formed.
(73) The second openings 110 may be formed at a tighter pitch than the opening 10, for example, to adjust for the narrower cross sectional area and/or depth of the second openings 110.
(74)
(75)
(76)
(77) In one embodiment, a transistor structure may be fabricated over the multi-level cavity. This embodiment may be performed directly over the cavity 50 illustrated in
(78)
(79)
(80) As illustrated in
(81) In the alternative embodiment illustrated in
(82)
(83) As illustrated in
(84)
(85) After forming the cavity 50, the substrate portion above the cavity 50 may be separated as described in this embodiment. As illustrated in
(86) While this invention has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. As an illustration, the embodiments described in
(87) Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. For example, it will be readily understood by those skilled in the art that many of the features, functions, processes, and materials described herein may be varied while remaining within the scope of the present invention.
(88) Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.