Ternary barristor with schottky junction graphene semiconductor
10243076 ยท 2019-03-26
Assignee
Inventors
- Byoung Hun LEE (Gwangju, KR)
- Chang Hoo Shim (Gwangju, KR)
- Yun Ji KIM (Gwangju, KR)
- So Young Kim (Gwangju, KR)
Cpc classification
H01L29/10
ELECTRICITY
H01L29/1041
ELECTRICITY
H01L29/66037
ELECTRICITY
International classification
H01L29/16
ELECTRICITY
H01L29/66
ELECTRICITY
H01L29/10
ELECTRICITY
Abstract
Disclosed is a graphene-based ternary barristor using a Schottky junction graphene semiconductor. A graphene channel layer is doped with N-type and N-type dopants to have two different Fermi levels and form a PN junction. Accordingly, a voltage is applied to a gate electrode layer to move the Fermi levels of the graphene channel layer and adjust the height of the Schottky barrier, thus generating current. Also, the height of the Schottky barrier is adjusted depending on the doping concentration of the graphene channel That is, the height of the Schottky barrier is changed depending on the applied gate voltage, and thus the flow of current is changed. Also, it is possible to adjust the height of the Schottky barrier by adjusting the doping concentration of the graphene channel. Accordingly, since the graphene-based ternary barristor has a high current ratio by adjusting a gate voltage, the graphene-based ternary barristor may be applied to a logic circuit.
Claims
1. A graphene-based ternary barristor using a graphene channel having a region with two different Fermi levels, the graphene-based ternary barristor comprising: a substrate; a gate electrode layer formed on a center of the substrate; a gate insulation layer formed to electrically block the gate electrode layer; a graphene channel layer formed on the gate insulation layer, wherein the graphene channel layer comprises a first graphene channel and a second graphene channel; a source electrode layer electrically connected to one side of the graphene channel layer; and a drain electrode layer electrically connected to opposite sides of the source electrode layer, wherein the first graphene channel and the second graphene channel are complementarily doped with each other, and are connected in parallel to the source electrode layer and the drain electrode layer, so that the first graphene channel and the second graphene channel have two different Fermi levels from each other.
2. The graphene-based ternary barristor of claim 1, wherein the graphene channel layer is doped or surface-modified with P-type and N-type dopants through a chemical or physical method.
3. The graphene-based ternary barristor of claim 2, wherein the graphene channel layer forms a PN junction.
4. The graphene-based ternary barristor of claim 2, wherein the graphene channel layer adjusts a Fermi level of graphene.
5. The graphene-based ternary barristor of claim 1, wherein the graphene channel layer forms a Schottky barrier by using a heterogeneous junction with the drain electrode.
6. The graphene-based ternary barristor of claim 1, wherein when a voltage is applied to the gate electrode layer, the Fermi level is moved by the graphene channel layer to adjust a barrier height.
7. The graphene-based ternary barristor of claim 1, wherein the graphene channel layer has two different Fermi levels and adjusts a height of an energy barrier by adjusting the Fermi levels by means of an external electric field, and thus the graphene-based ternary barristor is implemented as a single device with three separate signals.
Description
BRIEF DESCRIPTION OF DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17)
(18)
DESCRIPTION OF EXAMPLE EMBODIMENTS
(19) Hereinafter, embodiments of the present invention will be described in detail with reference to the accompanying drawings.
(20) The present invention may be embodied in different forms, and the scope of the present invention is not limited to the following embodiments. Also, the embodiments of the present invention are provided to fully convey the present invention to those skilled in the art. Therefore, the shape and size of the elements in the drawings may be exaggerated for clarity, and the elements denoted by the same reference numerals in the drawings are the same elements.
(21)
(22) Referring to
(23) The graphene-based ternary barristor is a graphene-based ternary barristor using a graphene channel having two areas with different Fermi levels and has a substrate 100, a gate electrode layer 200, a gate insulation layer 300, a graphene channel layer 400, a source electrode layer 500, and a drain electrode layer 600. First, a substrate 100 is formed. A gate electrode layer 200 is formed on the center of the substrate 100.
(24) Also, a gate insulation layer 300 is formed on the gate electrode layer 200. Subsequently, a graphene channel layer 400 is formed on the gate insulation layer 300. Also, a source electrode layer 500 electrically connected to one side of the graphene channel layer 400 is formed, and a drain electrode layer 600 is electrically formed on the other side of the graphene channel layer 400. For example, the graphene channel layer 400 may be formed on the center of the substrate 100 between the source electrode layer 500 and the drain electrode 600. For example, the graphene channel layer 400 may be formed on the center of the substrate 100 between the source electrode layer 500 and the drain electrode 600.
(25) Also, the graphene channels or the graphene channel layers shown with referent to
(26)
(27) Referring to
(28) Referring to
(29) Referring to
(30) Referring to
(31) Referring to
(32) Referring to
(33) Also, the graphene channel layer 400 may be doped with n-type dopants through a chemical or physical method to form a second graphene channel 420. Also, the graphene channel layer 400 may include the first graphene channel 410 and the second graphene channel 420. Accordingly, the graphene channel layer 400 is doped with p-type dopants and n-type dopants or surface-modified with p-type dopants and n-type dopants to have two channels. Accordingly, the graphene channel layer 400 has two different Fermi levels and forms a PN junction in parallel. For example, the graphene channel layer 400 is an e-rod that is doped or surface-modified with p-type dopants and n-type dopants to have two different Fermi levels, and may form a PN junction in parallel. Also, the graphene channel layer 400 may be firstly surface-modified with N-type dopants or P-type dopants and then may be secondly surface-modified with P-type dopants or N-type dopants. That is, the graphene channel layer 400 may be doped or surface-modified with n-type dopants and p-type dopants to have two different Fermi levels and form a parallel junction region. Also, the surface modification includes doping only a selected part through PR coating.
(34) Accordingly, the graphene channel layer 400 is doped or surface-modified with p-type dopants or n-type dopants to have different Fermi level values in one channel Thus, it is possible to adjust the Fermi level of the graphene two times.
(35) Also, the graphene channel layer 400 doped with p-type dopants may be made of Diazonium salt, PAA, AuCl.sub.3, TPA, PEO, or F4-TCNQ. The material is not particularly limited as long as the material can be used to form a p-type semiconductor material. Also, the doping of the graphene channel layer 400 may be performed through various chemical or physical methods. For example, the graphene channel layer 400 is doped with p-type dopants and n-type dopants so that the surface of the graphene channel layer 400 may be modified through the doping. For example, the graphene channel layer 400 doped with n-type dopants may be made of PEI or NaNH2. The material is not particularly limited as long as the material can be used to form an n-type semiconductor material.
(36) Accordingly, the graphene channel layer 400 is surface-modified through two chemical or physical doping operations to include two channels, i.e., a p-type channel and an n-type channel and also have two different Fermi levels. By adjusting the Fermi levels by means of an external electric field to adjust a height of an energy barrier, the graphene channel layer 400 is implemented as a single device having three separate signals.
(37) Referring to
(38) Referring to
(39) Referring to
(40) If the first graphene channel 410 is doped with p-type, the second graphene channel 420 is doped with n-type. That is, the first graphene channel 410 and the second graphene channel 420 are complementary doped with each other. Furthermore, between the source electrode layer 500 and the drain electrode layer 600, the first graphene channel 410 and the second graphene channel 420 are connected in parallel to the two electrodes.
(41) Also, the material of the drain electrode layer 600 is not limited to any one material. However, the drain electrode layer 600 may be made of any one or at least one material that is usable as a semiconductor material.
(42) Also, the graphene channel layer 400 has a single-layered structure, and thus its band diagram is in the shaped of a Dirac cone. Also, a Schottky barrier is formed through a heterogeneous junction between the graphene channel layer 400 and the drain electrode layer 600. For example, it is possible to adjust a height of the barrier by applying a voltage to the gate electrode layer 200 to move the Fermi level of the graphene channel layer 400. Also, it is possible to adjust the height of the Schottky barrier at a heterogeneous junction part between a graphene channel and a semiconductor depending on the doping type and concentration of the graphene channel layer 400. Accordingly, it is possible to adjust a threshold voltage of a graphene-based ternary barristor of this embodiment to various values. For example, when a bias is not applied to the gate electrode layer 200, the Schottky barrier between a semiconductor and the graphene channel layer 400 doped with p-type dopants and n-type dopants is raised, and thus current does not flow. Also, when a bias is applied to the gate electrode layer 200, it is possible to adjust the height of the Schottky barrier at the heterogeneous junction part between the graphene channel layer 400 and the semiconductor depending on the p-type doping and n-type doping of the graphene channel layer 400 or depending on the p-type dopant concentration and n-type dopant concentration of the graphene channel layer 400. For example, when a bias applied to a gate increases to a voltage Vth1 between the semiconductor and the graphene channel layer 400 doped with p-type dopants, the Schottky barrier is lowered, and thus current starts to flow. Also, when a bias having a voltage Vth1 to Vth2 is applied to the gate electrode layer 200, the Fermi level of the graphene channel layer 400 doped with the p-type dopants may be affected by a pinning and converged to a constant value. When the Schottky barrier of the graphene channel layer 400 doped with n-type dopants is so high that current cannot flow, the current may be converged by the semiconductor and the graphene channel layer 400 doped with p-type dopants. Also, when a bias greater than or equal to a voltage Vth2 is applied to the gate electrode layer 200, the Schottky barrier between the semiconductor and the graphene channel layer 400 doped with n-type dopants is lowered, and thus current starts to increase again.
(43) Accordingly, graphene-based ternary barristor according to this embodiment forms a PN junction in parallel in the graphene channel layer 400. Also, the graphene channel layer 400 may have two different Fermi levels in one channel. It is possible to predict three current values by adjusting the Schottky barrier by a gate voltage.
(44)
(45) Referring to
(46) The graphene-based ternary barristor according to this embodiment may form a PN junction in parallel in a graphene channel in which a heterogeneous junction is formed between a drain electrode and a graphene. Also, the graphene channel may have different Fermi level values through graphene doping and surface modification with P-type dopants and N-type dopants. For example, when a voltage is applied to the gate electrode layer, the Fermi level of the graphene channel layer is moved by the graphene channel layer, and thus it is possible to adjust a height of the barrier.
(47) Accordingly, the graphene channel layer having both P-type and N-type characteristics may implement a ternary device in which a Schottky barrier is formed by a heterogeneous junction with the drain electrode and connected in parallel.
(48)
(49) The same reference numerals in
(50) Referring to
(51) Also, the gate voltage according to this embodiment refers to a voltage difference between the gate electrode 16 and the source electrode. Dirac points of the graphene channel 11 and the Fermi level 15 of the gate electrode 16 have the same value, and this is shown as the same Fermi level 15. Also, the graphene channel 11 is configured as a single-layered graphene and may form a Schottky junction with the semiconductor substrate 10. That is, the Fermi level 15 of the gate electrode 16 with metal characteristics and the Fermi level 15 of the semiconductor substrate 10 have the same value. Also, a Schottky junction appears between the graphene channel 11 and the semiconductor substrate 10, and thus a Schottky barrier is formed. For example, the Fermi level 15 of the semiconductor substrate 10 may be higher than that of an intrinsic semiconductor, and an energy barrier may appear at a junction interface between the semiconductor substrate 10 and the graphene channel 11.
(52) For example, when a voltage is applied to the gate electrode layer 16, an electron-hole pair is generated in the graphene channel 11 and the semiconductor substrate 10 near the interface being in contact with the graphene channel 11. Conduction band electrons generated in the interface region between the semiconductor substrate 10 and the graphene channel 11 move to a bulk region of the semiconductor substrate 10 according to an inclination of energy, and then are supplied to the drain electrode. Also, valence band holes moves to the graphene channel 11 over the energy barrier, and thus electric current is generated.
(53) Referring to
(54) Also, when an current is applied, an electron-hole pair is generated at the interface region between the semiconductor substrate 10 and the graphene channel 11. A majority of the conduction band electrons may move to the drain electrode through the bulk region of the semiconductor substrate 10 along a steep energy slope of the conduction band. Complementarily, the valence band holes may move to the graphene channel 11 along a steep energy slope of the valence band. Accordingly, this case has a higher amount of current than that of
(55) Accordingly, as the gate voltage decreases when the same amount of current is provided, the amount of current increases.
(56) Referring to
(57) When a voltage is applied to the gate electrode 16, an electron-hole pair is generated in the semiconductor substrate 10. The conduction band electrons formed by electron-hole pairs at the junction interface between the semiconductor substrate 10 and the graphene channel 11 move along a slope of the conduction band, but the slope of the conduction hand has a low gradient. Thus, the probability that the conduction band electrons will move to the drain electrode decreases. The above description may be applied to the valence band holes of the semiconductor substrate 10 as it is. That is, the probability that the generated valence band holes will move to the graphene channel 11 decreases, thus causing a decrease in current.
(58) Accordingly, depending on the application of the gate voltage as shown in
(59) Accordingly, the Schottky barrier may be changed depending on the aspect of the applied gate voltage, and thus the amount of current may be changed.
(60)
(61) Referring to
(62) First,
(63) Accordingly, it is possible to adjust the height of the Schottky barrier depending on the doping concentration of the graphene channel layer having both P-type and N-type characteristics. Also, when the height of the Schottky barrier is adjusted to 0.3 eV or more, the graphene-based ternary barristor may be implemented as a single device with three separate signals I0, I1, and I2.
(64) According to the present invention, it is possible to adjust a barrier height for each region by simultaneously adjusting two or more different Fermi levels of a region formed on the graphene channel layer by applying a voltage to the gate electrode.
(65) It is also possible to apply the graphene-based ternary barristor of the present invention to a logic circuit because the graphene-based ternary barristor has the height of the Schottky barrier adjustable by means of the gate voltage to have a high current ratio.
(66) Also, three or more signals may be transmitted by a single device based on the graphene-based ternary barristor, and thus the graphene-based ternary barristor can have a high economic efficiency as a next-generation ternary barristor.
(67) Also, advantageous effects of the invention are not limited to the aforementioned effects, and other advantageous effects that are not described herein should be clearly understood by those skilled in the art from the following description.