WAFER-LEVEL PACKAGING FOR ENHANCED PERFORMANCE
20190013255 ยท 2019-01-10
Inventors
- Julio C. Costa (Oak Ridge, NC, US)
- Merrill Albert Hatcher, Jr. (Greensboro, NC, US)
- Peter V. Wright (Portland, OR, US)
- Jon Chadwick (Greensboro, NC, US)
Cpc classification
H01L2224/0391
ELECTRICITY
H01L2224/0401
ELECTRICITY
H01L21/78
ELECTRICITY
H01L2224/1329
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L21/76256
ELECTRICITY
H01L2224/133
ELECTRICITY
H01L2924/20641
ELECTRICITY
H01L2224/05567
ELECTRICITY
H01L2224/94
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/05008
ELECTRICITY
H01L24/94
ELECTRICITY
H01L2924/20642
ELECTRICITY
H01L2224/13024
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L23/3737
ELECTRICITY
H01L23/3171
ELECTRICITY
H01L2224/05022
ELECTRICITY
H01L23/50
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L21/568
ELECTRICITY
H01L2224/133
ELECTRICITY
H01L2224/1329
ELECTRICITY
H01L2224/03002
ELECTRICITY
H01L2924/20643
ELECTRICITY
H01L2224/13022
ELECTRICITY
H01L2224/05569
ELECTRICITY
H01L2224/94
ELECTRICITY
H01L23/544
ELECTRICITY
International classification
H01L21/762
ELECTRICITY
H01L21/78
ELECTRICITY
H01L23/50
ELECTRICITY
Abstract
The present disclosure relates to a wafer-level packaging process. According to an exemplary process, a precursor wafer that includes a device layer with a number of input/output (I/O) contacts, a number of bump structures over the device layer, the stop layer underneath the device layer, and a silicon handle layer underneath the stop layer is provided. Herein, each bump structure is electronically coupled to a corresponding I/O contact. A first mold compound is then applied over the device layer to encapsulate each bump structure. Next, the silicon handle layer is removed substantially. A second mold compound is applied to an exposed surface from which the silicon handle layer was removed. Finally, the first mold compound is thinned down to expose a portion of each bump structure.
Claims
1. A method comprising: providing a precursor wafer that includes a silicon handle layer, a stop layer, a device layer, and a plurality of first bump structures, wherein: the device layer has a plurality of input/output (I/O) contacts at a top surface of the device layer; the plurality of first bump structures are formed over the device layer, wherein each of the plurality of first bump structures is electronically coupled to a corresponding I/O contact; the stop layer resides underneath the device layer; and the silicon handle layer resides underneath the stop layer, such that the stop layer separates the device layer from the silicon handle layer; applying a first mold compound over the device layer to encapsulate each of the plurality of first bump structures; removing substantially the silicon handle layer; applying a second mold compound to an exposed surface from which the silicon handle layer was removed; and thinning down the first mold compound to provide a mold wafer, wherein a portion of each of the plurality of first bump structures is exposed.
2. The method of claim 1 wherein removing substantially the silicon handle layer is provided by one of a group consisting of chemical mechanical grinding, wet etching, and dry etching.
3. The method of claim 1 wherein applying the first mold compound is provided by one of a group consisting of compression molding, sheet molding, overmolding, transfer molding, dam fill encapsulation, and screen print encapsulation.
4. The method of claim 1 wherein applying the second mold compound is provided by one of a group consisting of compression molding, sheet molding, overmolding, transfer molding, dam fill encapsulation, and screen print encapsulation.
5. The method of claim 1 wherein thinning down the first mold compound is provided by mechanical grinding.
6. The method of claim 1 further comprising forming a plurality of second bump structures over the first mold compound after the first mold compound is thinned down, wherein each of the plurality of second bump structures is in contact with a corresponding first bump structure.
7. The method of claim 1 further comprising singulating the mold wafer into individual mold modules.
8. The method of claim 1, wherein the silicon handle layer, the stop layer, and the device layer are formed from a silicon-on-insulator (SOI) structure, wherein the silicon handle layer is a silicon substrate of the SOI structure, the stop layer is a buried oxide (BOX) layer of the SOI structure, and the device layer is formed from a silicon epitaxy layer of the SOI structure.
9. The method of claim 1, wherein the device layer provides one of a group consisting of a microelectromechanical systems (MEMS) device, an integrated passive device, and an active device.
10. The method of claim 1, wherein the precursor wafer further comprises a passivation layer formed over the device layer, wherein a portion of each of the plurality of I/O contacts is exposed through the passivation layer and each of the plurality of first bump structures protrudes from a top surface of the passivation layer and is coupled to the exposed portion of a corresponding I/O contact through the passivation layer.
11. The method of claim 10 further comprising patterning the passivation layer to form a plurality of discrete passivation pads before applying the first mold compound over the device layer, wherein: each of plurality of discrete passivation pads is aligned over a corresponding I/O contact; a portion of each of the plurality of I/O contacts is exposed through a corresponding discrete passivation pad; each of the plurality of first bump structures protrudes from a top surface of the corresponding discrete passivation pad and is coupled to the exposed portion of a corresponding I/O contact through the corresponding discrete passivation pad; and each of plurality of discrete passivation pads is encapsulated by the first mold compound.
12. The method of claim 10 wherein the passivation layer is formed of benzocyclobutene (BCB) or polyimide.
13. The method of claim 1 further comprising forming at least one window component over the device layer before applying the first mold compound over the device layer, wherein: the at least one window component has a height greater than each of the plurality of first bump structures and is not in contact with the plurality of first bump structures; and the at least one window component is encapsulated by the first mold compound.
14. The method of claim 13 wherein a portion of the at least one window component is exposed after thinning down the first mold compound.
15. The method of claim 14 further comprising removing the at least one window component to expose a portion of the top surface of the device layer.
16. The method of claim 13 wherein the at least one window component is transparent.
17. The method of claim 1, wherein the precursor wafer further comprises a redistribution structure formed over the device layer, wherein: each of the plurality of first bump structures protrudes from a top surface of the redistribution structure; the redistribution structure includes redistribution interconnects that connect the plurality of I/O contacts to certain ones of the plurality of first bump structures; and the first mold compound resides over the redistribution structure.
18. The method of claim 1, wherein the first mold compound is formed from a same material as the second mold compound.
19. The method of claim 18, wherein: the first mold compound and the second mold compound have a thermal conductivity greater than 1 W/m.Math.K; and the first mold compound and the second mold compound have a dielectric constant less than 7.
20. The method of claim 1, wherein the first mold compound and the second mold compound are formed from different materials.
21. The method of claim 1, wherein the first mold compound is transparent.
22. The method of claim 1, wherein the stop layer is formed of at least one of silicon oxide or silicon nitride.
Description
BRIEF DESCRIPTION OF THE DRAWING FIGURES
[0033] The accompanying drawing figures incorporated in and forming a part of this specification illustrate several aspects of the disclosure, and together with the description serve to explain the principles of the disclosure.
[0034]
[0035]
[0036]
[0037]
[0038] It will be understood that for clear illustrations,
DETAILED DESCRIPTION
[0039] The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the embodiments and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.
[0040] It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term and/or includes any and all combinations of one or more of the associated listed items.
[0041] It will be understood that when an element such as a layer, region, or substrate is referred to as being on or extending onto another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being directly on or extending directly onto another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being over or extending over another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being directly over or extending directly over another element, there are no intervening elements present. It will also be understood that when an element is referred to as being connected or coupled to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being directly connected or directly coupled to another element, there are no intervening elements present.
[0042] Relative terms such as below or above or upper or lower or horizontal or vertical may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.
[0043] The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms a, an, and the are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms comprises, comprising, includes, and/or including when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
[0044] Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
[0045] The present disclosure relates to a mold module with enhanced thermal and electrical performance, and a wafer-level packaging process to provide the mold module with enhanced performance.
[0046] In detail, the I/O contacts 14 are located at a top surface of the device layer 12. The device layer 12 may include at least one of a microelectromechanical systems (MEMS) device, an integrated passive device, and an active device (not shown), which may generate heat in the device layer 12. Each first bump structure 16 is formed over the device layer 12 and in contact with a corresponding I/O contact 14. The first mold compound 18 resides over the device layer 12 and partially encapsulates each first bump structure 16, such that a portion of each first bump structure 16 is exposed through the first mold compound 18. The stop layer 20 is formed underneath the device layer 12 and the second mold compound 22 resides underneath the stop layer 20, such that the stop layer 20 separates the device layer 12 from the second mold compound 22.
[0047] The I/O contacts 14 at the top surface of the device layer 12 may be formed of copper, silver, gold or other conductive metals, and the first bump structures 16 are solder balls. As such, each first bump structure 16 and the corresponding I/O contact 14 are electronically coupled. The stop layer 20 may be formed of at least one of silicon oxide or silicon nitride. The heat generated in the device layer 12 may travel through path A and/or path B. For the path A, the heat will travel downward to a top portion of the second mold compound 22, then will pass upward through the stop layer 20, the device layer 12, and the first bump structures 16, which will dissipate the heat. For the path B, the heat will travel directly through the first mold compound 18 to be conducted. It is therefore highly desirable to have high thermal conductivities of both the first and second mold compounds 18 and 22. The first mold compound 18 and the second mold compound 22 may have a thermal conductivity greater than 1 W/m.Math.K, or greater than 10 W/m.Math.K. In addition, the first mold compound 18 and the second mold compound 22 may have a low dielectric constant less than 7, or between 3 and 5 to yield low radio frequency (RF) coupling between devices (not shown) within the device layer 12. The first mold compound 18 may be formed of a same or different material as the second mold compound 22. The first mold compound 18 may be transparent. In one embodiment, both the first mold compound 18 and the second mold compound 22 may be formed of thermoplastics or thermoset polymer materials, such as PPS (poly phenyl sulfide), overmold epoxies doped with boron nitride or alumina thermal additives, or the like. The device layer has a thickness between 0.1 m and 50 m, the stop layer has a thickness between 10 nm and 1000 nm, the first mold compound has a thickness between 10 m and 1000 m, and the second mold compound has a thickness between 200 m and 500 m.
[0048] Herein, the mold module 10 has a planar top surface, where the first bump structures 16 do not protrude from the top surface of the first mold compound 18. In some applications, it would be desirable to have protruding structures at the top surface of the mold module 10 to facilitate and improve the reliability of die attaching (to the printed circuit board) operations. As shown in
[0049] In another embodiment, the mold module 10 may further include a passivation layer 26 as illustrated in
[0050] It is clear to those skilled in the art, this passivation layer 26 may help to mitigate the stresses associated with the module attaching process. However, the passivation layer 26 may have poor thermal conductivity, so as to obstruct the heat generated in the device layer 12 conducting through the first mold compound 18 (no path B). Alternatively, the mold module 10 may include a number of discrete passivation pads 26A instead of the continuous passivation layer 26 formed between the device layer 12 and the first mold compound 18, as illustrated in
[0051] Herein, the discrete passivation pads 26A do not separate the device layer 12 from the first mold compound 18. As such, the heat generated in the device layer 12 may travel through path A (from the device layer 12 downward to the top portion of the second mold compound 22, then upward through the stop layer 20, the device layer 12, and the first bump structures 16) and/or path B (from the device layer 12 directly through the first mold compound 18).
[0052] In some applications, the mold module 10 may further include a redistribution structure 28 formed between the device layer 12 and the first mold compound 18, as illustrated in
[0053]
[0054] Initially, a precursor wafer 36 is provided as illustrated in
[0055] The passivation layer 26 is then patterned to form the discrete passivation pads 26A as illustrated in
[0056] Next, at least one window component 40 may be formed over the device layer 12 at where the wafer mark(s) (not shown) is/are located as illustrated in
[0057] The first mold compound 18 is applied over the device layer 12 to encapsulate each first bump structure 16 and the at least one window component 40, as illustrated in
[0058] After the first mold compound 18 is formed, the silicon handle layer 38 is removed substantially as illustrated in
[0059] The second mold compound 22 is then applied to an exposed surface from which the silicon handle layer 38 was removed, as illustrated in
[0060] Next, the first mold compound 18 is thinned down to provide a mold wafer 42 as illustrated in
[0061] Finally, the mold wafer 42 is singulated into individual mold modules 10, as illustrated in
[0062] Those skilled in the art will recognize improvements and modifications to the preferred embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.