Semiconductor package with dummy MIM capacitor die
11508707 · 2022-11-22
Assignee
Inventors
- Yao-Chun Su (Hsinchu, TW)
- Chih-Ching Chen (Hsinchu, TW)
- I-Hsuan Peng (Hsinchu, TW)
- Yi-Jou Lin (Hsinchu, TW)
Cpc classification
H01L2924/19105
ELECTRICITY
H01L2224/73204
ELECTRICITY
H01L2224/12105
ELECTRICITY
H01L24/20
ELECTRICITY
H01L2224/73204
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L23/3128
ELECTRICITY
H01L23/50
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L2924/16152
ELECTRICITY
H01L21/563
ELECTRICITY
H01L23/49816
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2924/19106
ELECTRICITY
H01L2924/16251
ELECTRICITY
H01L2224/04105
ELECTRICITY
H01L25/16
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L23/053
ELECTRICITY
H01L23/16
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L2924/00
ELECTRICITY
International classification
H01L25/16
ELECTRICITY
H01L23/538
ELECTRICITY
H01L23/16
ELECTRICITY
Abstract
A semiconductor package including at least one functional die; at least one dummy die free of active circuit, wherein the dummy die comprises at least one metal-insulator-metal (MIM) capacitor; and a redistribution layer (RDL) structure interconnecting the MIM capacitor to the at least one functional die.
Claims
1. A semiconductor package, comprising: a plurality of coplanar functional dies; at least one dummy die free of active circuit disposed between the plurality of coplanar functional dies to provide an approximately rectangular outline of die arrangement when viewed from above, wherein the at least one dummy die comprises at least one metal-insulator-metal (MIM) capacitor; and a redistribution layer (RDL) structure interconnecting the MIM capacitor to at least one functional die of the plurality of coplanar functional dies.
2. The semiconductor package according to claim 1, wherein the plurality of coplanar functional dies and the at least one dummy die are arranged in a side-by-side manner on the RDL structure.
3. The semiconductor package according to claim 1, wherein the plurality of coplanar functional dies and the at least one dummy die are encapsulated and surrounded by a molding compound.
4. The semiconductor package according to claim 1, wherein the RDL structure is electrically connected to a package substrate through a plurality of first connecting elements.
5. The semiconductor package according to claim 4, wherein a plurality of second connecting elements is disposed on a lower surface of the package substrate.
6. The semiconductor package according to claim 1, wherein the RDL structure comprises a dielectric layer and a fan-out wiring layer that interconnects the at least one dummy die to the plurality of coplanar functional dies.
7. The semiconductor package according to claim 1, wherein the MIM capacitor comprises a capacitor bottom metal, a capacitor top metal, and an insulator layer between the capacitor bottom metal and the capacitor top metal.
8. A semiconductor package, comprising: at least one functional die; at least one dummy die free of active circuit, wherein the at least one dummy die comprises at least one passive circuit element; a redistribution layer (RDL) structure interconnecting the at least one passive circuit element to the at least one functional die; a thermal interface material layer covering a top surface of the at least one functional die and a top surface of the at least one dummy die; and a metal lid disposed on the thermal interface material layer such that the metal lid is in thermal contact with the at least one dummy die and the at least one functional die.
9. The semiconductor package according to claim 8, wherein the at least one passive circuit element comprises a metal-insulator-metal (MIM) capacitor.
10. The semiconductor package according to claim 8, wherein the at least one functional die and the at least one dummy die are arranged in a side-by-side manner on the RDL structure.
11. The semiconductor package according to claim 8, wherein the at least one functional die and the at least one dummy die are encapsulated and surrounded by a molding compound.
12. The semiconductor package according to claim 8, wherein the RDL structure is electrically connected to a package substrate.
13. A semiconductor package, comprising: multiple functional dies; at least one dummy die free of active circuit disposed between the multiple functional dies to provide an approximately rectangular outline of die arrangement when viewed from above, wherein the at least one dummy die comprises at least one passive circuit element; a redistribution layer (RDL) structure interconnecting the at least one passive circuit element to at least one functional die of the multiple functional dies; a molding compound encapsulating and surrounding the at least one dummy die and the multiple functional dies; a package substrate interconnecting to the RDL structure through a plurality of first connecting elements; and a stiffener ring mounted on a top surface of the package substrate.
14. The semiconductor package according to claim 13, wherein the at least one passive circuit element comprises a metal-insulator-metal (MIM) capacitor.
15. The semiconductor package according to claim 14, wherein the MIM capacitor comprises a capacitor bottom metal, a capacitor top metal, and an insulator layer between the capacitor bottom metal and the capacitor top metal.
16. The semiconductor package according to claim 13, wherein the at least one dummy die and the multiple functional dies are arranged in a side-by-side manner on the RDL structure.
17. The semiconductor package according to claim 13 further comprising: at least one die-side capacitor mounted on the top surface of the package substrate.
18. The semiconductor package according to claim 13 further comprising: at least one land-side capacitor mounted on a lower surface of the package substrate.
19. The semiconductor package according to claim 18, wherein a plurality of second connecting elements is disposed on the lower surface of the package substrate.
20. The semiconductor package according to claim 13, wherein the RDL structure comprises a dielectric layer and a fan-out wiring layer that interconnects the at least one dummy die to the multiple functional dies.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The accompanying drawings are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings:
(2)
(3)
(4)
(5)
(6)
(7)
DETAILED DESCRIPTION
(8) In the following detailed description of embodiments of the invention, reference is made to the accompanying drawings, which form a part hereof, and in which is shown by way of illustration specific preferred embodiments in which the disclosure may be practiced.
(9) These embodiments are described in sufficient detail to enable those skilled in the art to practice them, and it is to be understood that other embodiments may be utilized and that mechanical, chemical, electrical, and procedural changes may be made without departing from the spirit and scope of the present disclosure. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of embodiments of the present invention is defined only by the appended claims.
(10) It will be understood that when an element or layer is referred to as being “on”, “connected to” or “coupled to” another element or layer, it can be directly on, connected or coupled to the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to” or “directly coupled to” another element or layer, there are no intervening elements or layers present. Like numbers refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
(11) The present disclosure pertains to a semiconductor package with at least one functional die and at least one dummy die. For example, in accordance with one embodiment, a fan-out system-in-package (SiP) comprising multiple functional dies and at least one dummy die packaged together within one enclosure is disclosed. According to embodiments of the disclosure, the dummy die in the fan-out SiP is free of active circuit and comprises a passive circuit element such as capacitors, inductors, or resistors. For example, the capacitors are metal-insulator-metal (MIM) capacitors. The dummy die (or dummy MIM capacitor die) is used to improve the power integrity (PI) of the semiconductor package, reduce the warpage and alleviate the loading effects during semiconductor processes such as chemical mechanical polishing (CMP) or plating processes.
(12) Please refer to
(13) According to one embodiment, the dummy die 21 helps provide a more symmetric geometry, which is beneficial to balance process loading effect. For example, the dummy die 21 could balance molding and top die distribution which could balance the stress during the grinding process. Further, the warpage control can be improved due to the incorporation of the dummy die 21. The dummy die 21 and the functional dies 11, 12, and 13 are encapsulated and surrounded by a molding compound 50. The dummy die 21 and the functional dies 11, 12, and 13 are interconnected to one another through a redistribution layer (RDL) structure 200.
(14) According to one embodiment, the RDL structure 200 comprises dielectric layers 201 and fan-out wiring layers 202 that interconnect the dummy die 21 to the functional dies 11, 12, and 13. For example, the dielectric layer 201 may be made of any suitable material including, but not limited to, polyimide (PI), polybenzoxazole (PBO), BCB, epoxy, silicone, acrylates, pheno resin, siloxane, fluorinated polymer, polynorbornene, oxide, nitride, or the like. Formation of RDL structure 200 may include patterning the dielectric material (e.g., using photolithography and/or etching processes) and forming conductive features in and/or on the patterned dielectric layers.
(15) In
(16) In some other embodiments, the MIM capacitors C1 and C2 could be formed by any adjacent metal layers and the insulator layer therebetween during a stacked metal interconnection scheme in the dummy die 21. For example, the capacitor top metal CTM and the capacitor bottom metal CBM of the MIM capacitor C1 are deposited in the M(n) metal layer and M(n−1) metal layer, respectively, while the capacitor top metal CTM and the capacitor bottom metal CBM of the other MIM capacitor C2 are deposited in the M(n−1) metal layer and the M(n−2) metal layer, respectively, but is not limited thereto.
(17) According to one embodiment, for example, the functional die 12 may comprise a plurality of active circuit elements T such as MOS transistors fabricated on a semiconductor substrate S, but is not limited thereto. A plurality of inter-layer dielectric (ILD) layers D may be deposited on the semiconductor substrate S. A metal interconnection scheme ML may be formed in the plurality of ILD layers D to interconnect the terminals of the plurality of active circuit elements T to the respective aluminum pads APF. A passivation layer PAL may cover a peripheral area of the aluminum pad APF and may reveal a central area of the aluminum pad APF for further connection. A planarization layer PL may be disposed on the passivation layer PAL. A metal contact CF may be disposed in the planarization layer PL and the passivation layer PAL to electrically connect the aluminum pad APF with the fan-out wiring layer 202 in the RDL structure 200.
(18) According to one embodiment, to form the fan-out SiP 1, for example, the dummy die 21 and the functional dies 11˜13 are molded together so as to form a reconstructed wafer. After the formation of the RDL structure 200 connecting to the functional dies 11, 12, and 13 and the dummy die 21, the reconstructed wafer is sawed into a plurality of multi-die packages. The multi-die package including the functional dies 11, 12, and 13 and the dummy die 21 is then mounted on the package substrate 100 by surface mount technique (SMT) and connecting elements 310 comprising micro-bumps, pillars, or solders, for example, solder-capped copper bumps or pillars, are formed between the RDL structure 200 and the package substrate 100.
(19) The functional dies 11, 12, and 13 are electrically connected to the package substrate 100 through the connecting elements 310 and the RDL structure 200. An underfill material 320 may be used to fill the gap between the RDL structure 200 and the package substrate 100. The underfill material 320 surrounds the connecting elements 310. Further, a plurality of die-side capacitors DSC may be disposed on the upper surface of the package substrate 100. The package substrate 100 serves to provide mechanical stability to the functional dies 11, 12, and 13 as well as interconnections for the functional dies 11, 12, and 13. The complexity of a package substrate 100 is based upon the signal complexity and pinout requirements of each specific section of integrated circuit supported by the package substrate 100. Package substrate layer count, material selection, and design rules are strongly related to the complexity of the package substrate. On a lower surface of the package substrate 100, a plurality of connecting elements 110 such as solder balls or ball-grid array (BGA) balls are disposed for the connection to a system board or a printed circuit board. Further, a plurality of land-side capacitors LSC may be disposed on the lower surface of the package substrate 100.
(20) One type of the package substrate 100 used in fabricating IC packages is a single-core organic package substrate, which includes a single organic core layer 101 composed of an organic material and build-up layers 102 formed on top or below the single organic core layer. The build-up layers 102 provide interconnectivity for I/O, power, configuration information, etc. It is understood that the structure shown in
(21) According to one embodiment, a stiffener ring 60 for warpage control may be disposed on the package substrate 100. The stiffener ring 60 provides extra support to the fan-out SiP 1 thus reducing warpage. According to one embodiment, for example, the stiffener ring 60 may comprise a metal ring such as a copper ring, but is not limited thereto. According to one embodiment, for example, the stiffener ring 60 may be secured to a top surface of the package substrate 100 by using an adhesive layer 602. For example, the stiffener ring 60 may be directly adhered onto a solder mask layer 106 along the perimeter of the package substrate 100. In some embodiments, as shown in
(22) According to one embodiment, for example, for a dummy die having a size of 7167*6955 μm.sup.2 (by N16 process), the total capacitance value is about 0.6 μF. Therefore, the dummy die 21 could contribute capacitance value to have more decoupling effect, thereby improving the power integrity. The MIN performance could be distributed in all dummy die area and may adopt foundry MIM rules. In some embodiments, the number of the die-side capacitors DSC can be reduced. This is beneficial because the foot width W of the stiffener ring 60 can be increased thereby improving the package warpage.
(23) In
(24)
(25)
(26) Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.