CHIP PACKAGE UNIT AND CHIP PACKAGING METHOD
20220367309 ยท 2022-11-17
Inventors
Cpc classification
H01L23/34
ELECTRICITY
H01L23/36
ELECTRICITY
H01L2223/54486
ELECTRICITY
H01L2223/54433
ELECTRICITY
H01L23/544
ELECTRICITY
International classification
H01L23/34
ELECTRICITY
Abstract
A chip package unit includes: a base material; at least one chip, disposed on the base material; a package material, enclosing the base material and the chip; and at least one heat dissipation paste curing layer, formed by curing the heat dissipation paste, on a top side of the package material or a back side of the chip in a printed pattern.
Claims
1. A chip package unit, including: a base material; at least one chip, disposed on the base material; a package material, enclosing the base material and the chip; and at least one heat dissipation paste curing layer, formed on a top side of the package material or on a back side of the chip in a printed pattern.
2. The chip package unit according to claim 1, wherein a thermal conductivity of the heat dissipation paste curing layer is higher than a thermal conductivity of the package material.
3. The chip package unit according to claim 1, wherein the base material includes a lead frame, a substrate, or a portion of a wafer.
4. The chip package unit according to claim 1, wherein the at least one heat dissipation paste curing layer includes a plurality of heat dissipation paste curing layers.
5. The chip package unit according to claim 4, wherein the plurality of heat dissipation paste curing layers have different printed patterns.
6. The chip package unit according to claim 5, wherein each heat dissipation paste has a printed pattern, and the printed pattern includes at least one of the following patterns: a closed and fully-filled pattern, a dot matrix pattern, a strip matrix pattern, or a combination of two or more of the above patterns, or the plurality of heat dissipation paste curing layers form a stack of two or more of the above patterns.
7. The chip package unit according to claim 1, wherein the heat dissipation paste curing layer is formed by steps including: placing a stencil on the package material or the back side of the chip, wherein the stencil has hollow grooves; stacking the heat dissipation paste on the stencil; scraping a portion of the stacked heat dissipation paste into the hollow grooves of the stencil to coat the portion of the heat dissipation paste on the package material or the back side of the chip; removing the stencil from the package material or the back side of the chip, to leave the portion of the heat dissipation paste corresponding to the hollow grooves on the package material or the back side of the chip; curing the portion of the heat dissipation paste on the package material or the back side of the chip, to form the heat dissipation paste curing layer in the printed pattern.
8. The chip package unit according to claim 1, wherein the heat dissipation paste curing layer in the printed pattern is formed by: pressing and flattening the heat dissipation paste on the package material or the back side of the chip.
9. The chip package unit according to claim 1, further including a graphene coating layer, disposed on the at least one heat dissipation paste curing layer.
10. A chip packaging method, including: providing a module including a plurality of chips, wherein the module includes a wafer, a substrate strip, a lead frame or a package material structure; placing a stencil having hollow grooves on the module; stacking a heat dissipation paste on the stencil, and scraping a portion of the stacked heat dissipation paste into the hollow grooves of the stencil, to dispose the portion of the heat dissipation paste on the module; removing the stencil on the module, to leave the portion of the heat dissipation paste corresponding to the hollow grooves on the wafer or the package material structure; curing the portion of the heat dissipation paste to form a heat dissipation paste curing layer corresponding to the hollow grooves; and cutting the module into multiple chip units.
11. The chip packaging method according to claim 10, further including: pressing and flattening the heat dissipation paste on the package material structure or a back side of the chips.
12. The chip packaging method according to claim 10, wherein the plurality of chips are provided on a base material, and after cutting the module into multiple chip units, each of the chip units and a corresponding portion of the base material are packaged by a package material.
13. The chip packaging method according to claim 12, wherein the corresponding portion of base material includes the lead frame, the substrate strip, the package material structure, or a portion of the wafer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0017]
[0018]
[0019]
[0020]
[0021]
DESCRIPTION OF THE PREFERRED EMBODIMENTS
[0022] The drawings as referred to throughout the description of the present invention are for illustration only, to show the interrelations between the components or units, but not drawn according to actual scale of sizes.
[0023] Please refer to
[0024] In one embodiment, the composition of the heat dissipation paste may include metal (such as copper, aluminum, silver, and tin) or other materials with high thermal conductivity. Thus, the thermal conductivity of the heat dissipation paste curing layer 150 will be higher than the package material, which can greatly increase the heat dissipation performance through the top side of the package material 100 or the back side 170 of the chip CH. The heat dissipation paste can be disposed on the top side of the package material or the back side 170 in a liquid or viscous state. In one embodiment, the back side 170 may be the opposite side of the pin side of the chip CH, and the back side 170 may include a silicon-based material.
[0025] In one embodiment, a package material structure including multiple chip package units 10 is formed on a wafer, and the chip package units 10 are cut into individual pieces. In some embodiments, the base material 110 includes a lead frame, a substrate, or a portion of the wafer. When the base material includes the lead frame, the lead frame can be a part of a lead frame strip. That is, at the state in wafer form, multiple chips CH are provided on the lead frame strip, and thereafter multiple chip package units 10 are formed by cutting the package material structure into individual pieces, whereby the lead frame strip is cut into multiple lead frames. In this embodiment, the base material 110 is a portion of a wafer-level base material.
[0026] In one embodiment, there can be two or more layers of the heat dissipation paste curing layers 150. The two or more heat dissipation paste curing layers can have different printed patterns and stacked one on another to form desired heat dissipation paths, heat dissipation areas, and heat dissipation characteristics, to achieve better heat dissipation performance.
[0027]
[0028] Usually there are markings on the chip package unit to indicate, e.g., trademark, model name and further information. According to the present invention, in one embodiment, the printed pattern can leave a blank area for the markings, or in another embodiment, at least a portion of the markings can be formed by using the heat dissipation paste.
[0029] In one embodiment, the steps of forming the heat dissipation paste curing layer 150 include: placing a stencil 210 on the package material 100 (or the back side of the chip CH) (
[0030] In one embodiment, instead of the foregoing method of printing the heat dissipation paste by using the stencil and the scraper, the present invention can also transfer the heat dissipation paste to the package material or the back side of the chip in the printed pattern by pad printing or silk printing. All these methods belong to the scope of the present invention.
[0031] In one embodiment, a graphene coating can be disposed on the heat dissipation paste curing layer 150 to increase the heat dissipation performance of the heat dissipation paste curing layer.
[0032] Please refer to
[0033] With reference to
[0034] Please refer to
[0035] The chip packaging method of the present invention is not limited to the aforementioned application of manufacturing the chip units by forming a package material structure; the present invention is also applicable to an application of manufacturing the chip units by means of a wafer with a plurality of chips. As shown in
[0036] In one embodiment, the chip packaging method of
[0037] In one embodiment, after the step of cutting the wafer into the chip units, a package material is provided to enclose each of the chips and the base material.
[0038] Note that, the wafer is for example a semiconductor wafer such as silicon wafer; and the substrate strip is for example a semiconductor strip; wherein each of the wafer and the substrate strip includes devices and circuits, as well known by those skilled in the art, so details thereof are omitted here.
[0039] The present invention has been described in considerable detail with reference to certain preferred embodiments thereof. It should be understood that the description is for illustrative purpose, not for limiting the broadest scope of the present invention. An embodiment or a claim of the present invention does not need to achieve all the objectives or advantages of the present invention. The title and abstract are provided for assisting searches but not for limiting the scope of the present invention. Those skilled in this art can readily conceive variations and modifications within the spirit of the present invention. For example, two or more of the embodiments can be used together, or, a part of one embodiment can be used to replace a corresponding part of another embodiment. In view of the foregoing, the spirit of the present invention should cover all such and other modifications and variations, which should be interpreted to fall within the scope of the following claims and their equivalents.