Packaged microelectronic devices having stacked interconnect elements and methods for manufacturing the same
10083931 ยท 2018-09-25
Assignee
Inventors
Cpc classification
H01L2224/0401
ELECTRICITY
H01L21/78
ELECTRICITY
H01L21/4853
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/11013
ELECTRICITY
H01L21/566
ELECTRICITY
H01L21/563
ELECTRICITY
H01L23/49816
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/05008
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L24/94
ELECTRICITY
H01L24/18
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/16237
ELECTRICITY
H01L2224/05571
ELECTRICITY
H01L2224/0557
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L24/12
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/1184
ELECTRICITY
H01L2224/274
ELECTRICITY
H01L2224/05026
ELECTRICITY
H01L2224/11015
ELECTRICITY
H01L2224/13022
ELECTRICITY
H01L2224/05569
ELECTRICITY
H01L2223/54486
ELECTRICITY
H01L23/544
ELECTRICITY
International classification
H01L23/544
ELECTRICITY
H01L23/498
ELECTRICITY
H01L21/78
ELECTRICITY
Abstract
Microelectronic devices and method of forming a plurality of microelectronic devices on a semiconductor workpiece are disclosed herein. One such method includes placing a plurality of first interconnect elements on a side of a semiconductor workpiece, forming a layer on the side of the workpiece, reshaping the first interconnect elements by heating the first interconnect elements, and coupling a first portion of a plurality of individual second interconnect elements to corresponding first interconnect elements with a second portion of the individual second interconnect elements exposed.
Claims
1. A semiconductor workpiece, comprising: a substrate having a first side and a second side opposite the first side; a plurality of dies formed at the substrate, wherein individual dies include an integrated circuit and a plurality of first terminals operably coupled to the integrated circuit; a redistribution structure over the first side of the substrate, wherein the redistribution structure includes a uniform dielectric layer having a planar first surface extending continuously over substantially an entire width of the substrate, a planar second surface opposite the planar first surface, a plurality of second terminals at the planar first surface, and a plurality of traces extending through the uniform dielectric layer and operably coupling individual second terminals to the integrated circuit via corresponding individual first terminals proximate the planar first surface; a plurality of first interconnect elements over the redistribution structure and electrically coupled to corresponding first terminals, wherein individual first interconnect elements include a generally flat distal portion and an outermost surface separated from the planar second surface of the redistribution structure by a first distance; a plurality of second interconnect elements attached to corresponding first interconnect elements; a protective layer over and separated from the planar second surface of the redistribution structure by a second distance less than the first distance; and a coating over a mold compound and extending over the distal portion of the individual first interconnect elements.
2. The semiconductor workpiece of claim 1 wherein the protective layer covers only a portion of the individual first interconnect elements.
3. The semiconductor workpiece of claim 1, further comprising: a first alignment features at the second side of the substrate; and a second alignment feature at the protective layer.
4. The semiconductor workpiece of claim 1 wherein the generally flat distal portion is at the interface between the first and second interconnect elements.
5. The semiconductor workpiece of claim 1 wherein the first interconnect elements project from corresponding first terminals on the die.
6. The semiconductor workpiece of claim 1 wherein the distal portion includes at least one of a pressed surface or a molded surface.
7. The semiconductor workpiece of claim 1 wherein the generally flat distal portion of the individual first interconnect elements is formed without removing material from the individual first interconnect elements.
8. The semiconductor workpiece of claim 1 wherein the difference between the second distance and the first distance is approximately 40 to 50 microns.
9. A semiconductor workpiece, comprising: a substrate having a first side and a second side opposite the first side; a plurality of dies formed at the substrate, wherein individual dies include an integrated circuit and a plurality of first terminals operably coupled to the integrated circuit; a redistribution structure over the first side of the substrate, wherein the redistribution structure includes a uniform dielectric layer having a planar first surface extending continuously over substantially an entire width of the substrate, a planar second surface opposite the planar first surface, a plurality of second terminals at the planar first surface, and a plurality of traces extending through the uniform dielectric layer and operably coupling individual second terminals to the integrated circuit via corresponding individual first terminals proximate the planar first surface; a plurality of first interconnect elements over the redistribution structure and electrically coupled to corresponding first terminals, wherein individual first interconnect elements include a generally flat distal portion, wherein the first interconnect elements extend over the planar second surface of the redistribution structure by a first distance; a plurality of second interconnect elements attached to corresponding first interconnect elements; a mold compound on the redistribution structure and extending over the planar second surface of the redistribution structure by a second distance less than the first distance; and a release tape on the mold compound, where the release tape is at least partially deformed over and covering the distal portion of the individual first interconnect elements.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
DETAILED DESCRIPTION
(13) Specific details of several embodiments are described below with reference to microelectronic devices including microelectronic dies and a redistribution layer over the dies, but in other embodiments the microelectronic devices may not include the redistribution layer and/or can include other components. For example, the microelectronic devices can include micromechanical components, data storage elements, optics, read/write components, or other features. The microelectronic dies can be SRAM, DRAM (e.g., DDR-SDRAM), flash-memory (e.g., NAND flash-memory), processors, imagers and other types of devices. Moreover, several other embodiments of the invention can have different configurations, components, or procedures than those described in this section. A person of ordinary skill in the art, therefore, will accordingly understand that the invention may have other embodiments with additional elements, or the invention may have other embodiments without several of the elements shown and described below with reference to
(14)
(15) The illustrated semiconductor workpiece 100 further includes a redistribution structure 130 formed on the substrate 110. The redistribution structure 130 includes a dielectric layer 132, a plurality of traces 136 in the dielectric layer 132, and a plurality of terminals 138 in and/or on the dielectric layer 132. The dielectric layer 132 includes a first surface 133 facing the active sides 122 of the dies 120 and a second surface 134 opposite the first surface 133. The terminals 138 are exposed at the second surface 134 of the dielectric layer 132 and electrically coupled to corresponding terminals 126 on the dies 120 via associated traces 136. In other embodiments, such as the embodiment described below with reference to
(16) The semiconductor workpiece 100 can further include an optional protective film 140 on the backsides 124 of the dies 120. The protective film 140 can be a polyimide material or other suitable material for protecting the backsides 124 of the dies 120 during processing of the workpiece 100. In several embodiments, the protective film 140 can be placed on the workpiece 100 before constructing the redistribution structure 130. In other embodiments, the workpiece 100 may not include the protective film 140.
(17)
(18) After marking the protective film 140, a plurality of conductive first interconnect elements 150 are formed on corresponding terminals 138 of the redistribution structure 130. The first interconnect elements 150 can be solder balls or other conductive members that project from the second surface 134 of the redistribution structure 130. In one specific embodiment which is not limiting, the individual first interconnect elements 150 project a distance D.sub.1 of approximately 270 m from the redistribution structure 130. However, in other embodiments, the first interconnect elements 150 can project a distance greater than or less than 270 m. In either case, the individual first interconnect elements 150 include a proximal portion 152 at the corresponding terminal 138 and a distal portion 154 opposite the proximal portion 152.
(19)
(20)
(21)
(22) After forming the second alignment marks 146, the first interconnect elements 150 can be reshaped to facilitate attachment of a plurality of second interconnect elements. For example, in the illustrated embodiment, the first interconnect elements 150 are reconfigured such that the individual distal portions 154 have a generally flat surface 156. The generally flat surfaces 156 define a plane that can be spaced apart from or coplanar with the surface 164 of the protective layer 162. The generally flat surfaces 156 can be formed by heating the first interconnect elements 150 and contacting the elements 150 with a press. In the illustrated embodiment, the first interconnect elements 150 are reshaped without removing material from the elements 150 and the protective layer 162. In other embodiments, however, the first interconnect elements 150 can be reshaped with other methods, and/or the reshaped elements may have a different configuration. In additional embodiments, the first interconnect elements 150 may not be reshaped. In either case, the exposed portions of the first interconnect elements 150 can be cleaned (e.g., Ar plasma cleaned) and fluxed before attaching a plurality of second interconnect elements.
(23)
(24)
(25) The embodiment of the microelectronic device assembly 104 illustrated in
(26) The embodiment of the method for manufacturing the microelectronic devices 102 illustrated in
(27) The embodiment of the method for manufacturing the microelectronic devices 102 illustrated in
(28) The embodiment of the microelectronic device assembly 104 illustrated in
(29) In one embodiment, a method of forming a plurality of microelectronic devices on a semiconductor workpiece includes placing a plurality of first interconnect elements on a side of a semiconductor workpiece, forming a layer on the side of the workpiece, reshaping the first interconnect elements by heating the first interconnect elements, and coupling a first portion of a plurality of individual second interconnect elements to corresponding first interconnect elements with a second portion of the individual second interconnect elements exposed.
(30) In another embodiment, a method includes forming a plurality of first interconnect elements on corresponding terminals of a semiconductor workpiece, molding a layer onto the workpiece with the layer covering only a portion of the first interconnect elements, and attaching a plurality of free second interconnect elements to corresponding first interconnect elements.
(31) In another embodiment, a method includes constructing a plurality of first interconnect elements on corresponding terminals of a semiconductor workpiece, reconfiguring the first interconnect elements without removing material from the first interconnect elements, and, after reconfiguring the first interconnect elements, placing a plurality of second interconnect elements on corresponding first interconnect elements. The individual second interconnect elements including a first portion attached to the corresponding first interconnect element and a second portion exposed.
(32) In another embodiment, a method includes constructing a redistribution structure on a first side of a semiconductor workpiece, providing an alignment feature on a second side of the workpiece, forming a plurality of first interconnect elements on the redistribution structure with the first interconnect elements projecting from the redistribution structure, reconfiguring the first interconnect elements, and aligning a plurality of free second interconnect elements with corresponding first interconnect elements based on the alignment feature.
(33) In still another embodiment, a semiconductor workpiece includes a substrate and a plurality of dies formed at the substrate. The individual dies include an integrated circuit and a plurality of terminals operably coupled to the integrated circuit. The workpiece further includes a plurality of first interconnect elements electrically coupled to corresponding terminals, a protective layer having a first surface facing the substrate and a second surface opposite the first surface, and a plurality of stacked second interconnect elements attached to corresponding first interconnect elements. The individual first interconnect elements have a proximal portion proximate to the substrate and a distal portion opposite the proximal portion. The distal portion of the individual first interconnect elements projects from the second surface of the protective layer.
(34) In yet another embodiment, a semiconductor workpiece includes a substrate and a plurality of dies formed at the substrate. The substrate has a first side and a second side opposite the first side. The individual dies include an integrated circuit and a plurality of terminals operably coupled to the integrated circuit. The workpiece further includes a plurality of first interconnect elements at the first side of the substrate and electrically coupled to corresponding terminals, a plurality of stacked second interconnect elements attached to corresponding first interconnect elements, and an alignment feature on the second side of the substrate.
(35)
(36)
(37) Any one of the microelectronic devices described above with reference to
(38) From the foregoing, it will be appreciated that specific embodiments of the invention have been described herein for purposes of illustration, but that various modifications may be made without deviating from the spirit and scope of the invention. For example, many of the elements of one embodiment can be combined with other embodiments in addition to or in lieu of the elements of the other embodiments. Accordingly, the invention is not limited except as by the appended claims.