IGBT DEVICE BACKSIDE STRUCTURE AND PREPARATION METHOD THEREFOR, AND IGBT DEVICE

Abstract

Provided in the present disclosure are an IGBT device backside structure and a preparation method therefor, and an IGBT device, the IGBT device backside structure comprising a buffer layer, the buffer layer comprising a first activation efficiency buffer area corresponding to an active area of the IGBT device and a second activation efficiency buffer area corresponding to a terminal area of the IGBT device, the activation efficiency of the first activation efficiency buffer area being less than the activation efficiency of the second activation efficiency buffer area.

Claims

1. A backside structure of an Insulated Gate Bipolar Transistor (IGBT) device, comprising a buffer layer which comprises a first activation efficiency buffer corresponding to an active region of the IGBT device and a second activation efficiency buffer corresponding to a terminal region of the IGBT device, wherein an activation efficiency of the first activation efficiency buffer is smaller than an activation efficiency of the second activation efficiency buffer.

2. The backside structure of the IGBT device of claim 1, wherein the activation efficiency of the first activation efficiency buffer ranges from 15% to 25%, and the activation efficiency of the second activation efficiency buffer ranges from 85% to 95%.

3. The backside structure of the IGBT device of claim 1, wherein the buffer layer has doping elements comprising phosphorus, and has a junction depth ranging from 2 micrometer (μm) to 3 μm.

4. The backside structure of the IGBT device of claim 3, wherein a side, far away from a drift region of the IGBT device, of the buffer layer is further provided with a backside P+region and a collector metal layer, and the buffer layer, the backside P+ region and the collector metal layer are stacked.

5. The backside structure of the IGBT device of claim 4, wherein the backside P+ region has doping elements comprising boron, and has a thickness ranging from 0.4 μm to 0.6 μm.

6. An Insulated Gate Bipolar Transistor (IGBT) device, comprising the backside structure of the IGBT device of claim 1.

7. A method for preparing a backside structure of an Insulated Gate Bipolar Transistor (IGBT) device, comprising the following steps: performing preparation of a front structure of the IGBT device on a front side of a wafer, and then performing first ion implantation on a back side of the wafer, to form a buffer layer; wherein the front side of the wafer and the back side of the wafer are opposite surfaces of the wafer; and performing first laser annealing on the buffer layer, so that a region, corresponding to an active region of the IGBT device, of the buffer layer forms a first activation efficiency buffer, and a region, corresponding to a terminal region of the IGBT device, of the buffer layer forms a second activation efficiency buffer; wherein an activation efficiency of the first activation efficiency buffer is smaller than an activation efficiency of the second activation efficiency buffer.

8. The method for preparing the backside structure of the IGBT device of claim 7, wherein conditions of forming the first activation efficiency buffer comprise: the laser has a wavelength ranging from 510 nanometer (nm) to 550 nm, and has energy ranging from 1.5 J/cm.sup.2 to 2.5 J/cm.sup.2; conditions of forming the second activation efficiency buffer comprises: the laser has a wavelength ranging from 510 nm to 550 nm, and has energy ranging from 5 J/cm.sup.2 to 6 J/cm.sup.2.

9. The method for preparing the backside structure of the IGBT device of claim 7, further comprising the following steps: performing second ion implantation on the back side of the wafer, to form a backside P+ layer on a side, far away from a drift region of the IGBT device, of the buffer layer, and performing second laser annealing on the backside P+ layer; and forming a backside metal electrode on a side, far away from the buffer layer, of the backside P+ layer.

10. The method for preparing the backside structure of the IGBT device of claim 9, wherein the first ion implantation has a dose ranging from 5E13 cm.sup.−2 to 1E14 cm .sup.2, and applies elements comprising phosphorous; the second ion implantation has a dose ranging from 1E14 cm.sup.−2 to 5E14 cm.sup.−2, and applies elements comprising boron.

11. The method for preparing the backside structure of the IGBT device of claim 9, wherein the performing second laser annealing on the backside P+ layer comprises: performing the second laser annealing on elements located in the backside P+ layer and located within a preset distance from the side, far away from the buffer layer, of the backside P+ layer; wherein the preset distance ranges from 0.4 micrometer (μm) to 0.6 μm.

Description

BRIEF DESCRIPTION OF THE DRAWINGS

[0031] In order to describe specific implementations of the disclosure or technical solutions in the related art more clearly, the drawings required to be used in descriptions of the specific implementations or the related art will be simply introduced below, and it is apparent that the drawings as described below are only some implementations of the disclosure, and other drawings may further be obtained by those of ordinary skill in the art according to the drawings without paying any creative work.

[0032] FIG. 1 is a schematic structural diagram of an IGBT device provided by a first embodiment of the disclosure.

[0033] FIG. 2 is a schematic structural diagram of an IGBT device provided by a first comparative example of the disclosure.

[0034] FIG. 3 is a relationship curve of comparison of breakdown voltages of an

[0035] IGBT device provided by an embodiment of the disclosure and an IGBT device provided by the first comparative example.

DESCRIPTION OF REFERENCE NUMERALS

[0036] 1. Drift region; 2. Active region; 3. Terminal region; 4. Buffer layer; 41. First activation efficiency buffer; 42. Second activation efficiency buffer; 5. Backside P+region; and 6. Collector metal layer.

DETAILED DESCRIPTION

[0037] The following embodiments are provided to better understand the disclosure, and are not limited to the described optimal implementations, and do not limit the contents and the scope of protection of the disclosure. Any product identical or similar to the disclosure, which may be obtained by anyone in the inspiration of the disclosure or by combining the disclosure with other features of the related art, falls within the scope of protection of the disclosure.

[0038] In the descriptions of the disclosure, it should be noted that orientation or position relationships indicated by terms “upper”, “lower”, “interior”, “exterior”, or the like are based on orientation or position relationships shown in the drawings, are only used to facilitate descriptions of the disclosure and simplify descriptions, rather than indicating or implying that indicated devices or components must be arranged in specific orientations or configured and operated in specific orientations, and thus should not be understood as limitations of the disclosure. In addition, terms “first” and “second” are only used for descriptions and should not be understood as indicating or implying relative importance.

First Embodiment

[0039] As shown in FIG. 1, the embodiment provides a backside structure of an IGBT device, including a buffer layer 4 which includes a first activation efficiency buffer 41 corresponding to an active region 2 of the IGBT device and a second activation efficiency buffer 42 corresponding to a terminal region 3 of the IGBT device, here an activation efficiency of the first activation efficiency buffer 41 is smaller than an activation efficiency of the second activation efficiency buffer 42.

[0040] An effective doping concentration (N.sub.DSPT) is inversely proportional to a current gain (β.sub.PNP) of a Parasitic Transistor (PNP) of the IGBT device, therefore a hole implantation efficiency of the terminal region 3 of the IGBT device increases along with the increase of the current gain (β.sub.PNP), that is, the hole implantation efficiency is gradually reduced along with the increase of the effective doping concentration (N.sub.DSPT). The region, corresponding to the active region 2, of the buffer layer 4 is disposed as the first activation efficiency buffer 41, the region, corresponding to the terminal region 3, of the buffer layer 4 is disposed as the second activation efficiency buffer 42, and the activation efficiency of the second activation efficiency buffer 42 is greater than that of the first activation efficiency buffer 41, so that the effective doping concentration (N.sub.DSPT) of the terminal region 3 is increased, and the hole implantation efficiency of the terminal region 3 is reduced. When an IGBT device chip is turned off due to overcurrent, holes injected into the terminal region 3 are collected through a main junction when the IGBT is turned off, so that current concentration phenomenon at the main junction of an edge of the active region 2 is reduced, and overcurrent turn-off performance of the device is improved. Furthermore, the IGBT device has higher breakdown voltage and smaller leakage current, and thus has more excellent breakdown characteristic.

[0041] Specifically, the buffer layer 4 may have doping elements including phosphorus, and have a junction depth ranging from 2 μm to 3 μm, here the activation efficiency of the first activation efficiency buffer 41 may range from 15% to 25%, and the activation efficiency of the second activation efficiency buffer 42 may range from 85% to 95%.

[0042] In some embodiments, a side, far away from a drift region 1 of the IGBT device, of the buffer layer 4 may further be provided with a backside P+ region 5 and a collector metal layer 6, and the buffer layer 4, the backside P+ region 5 and the collector metal layer 6 are stacked. Specifically, the backside P+ region 5 may have doping elements including boron, and have a thickness ranging from 0.4 μm to 0.6 μm.

[0043] The embodiment further provides an IGBT device, adopting the backside structure of the IGBT device as described above. A front structure of the IGBT device includes an active region 2 and a terminal region 3 disposed outside of the active region, and the terminal region 3 is flushed with the active region 2. The IGBT device has all the advantages of the backside structure as described above, which are not elaborated here.

Second Embodiment

[0044] The embodiment provides a method for preparing a backside structure of an IGBT device, which may obtain the IGBT device provided by the first embodiment and specifically includes the following operations.

[0045] (1) Preparation of a front structure of the IGBT device is performed on a front side of a wafer, and then first ion implantation is performed on a back side of the wafer, to form a buffer layer; here the front side of the wafer and the back side of the wafer are opposite surfaces of the wafer.

[0046] (2) First laser annealing is performed on the buffer layer, here a region, corresponding to an active region of the IGBT device, of the buffer layer forms a first activation efficiency buffer, and a region, corresponding to a terminal region of the IGBT device, of the buffer layer forms a second activation efficiency buffer.

[0047] Specifically, the first ion implantation may have a dose ranging from 5E13 cm.sup.−2 to 1E14 cm.sup.−2, and apply elements including phosphorous. Conditions of forming the first activation efficiency buffer may include: the laser has a wavelength ranging from 510 nm to 550 nm, and has energy ranging from 1.5 J/cm.sup.2 to 2.5 J/cm.sup.2; conditions of forming the second activation efficiency buffer may include: the laser has a wavelength ranging from 510 nm to 550 nm, and has energy ranging from 5 J/cm.sup.2 to 6 J/cm.sup.2.

[0048] (3) Second ion implantation is performed on the back side of the wafer, to form a backside P+ layer on a side, far away from a drift region of the IGBT device, of the buffer layer, and second laser annealing is performed on the backside P+ layer. Specifically, the second ion implantation may have a dose ranging from 1E14 cm .sup.−2 to 5E14 cm.sup.−2, and apply elements including boron.

[0049] (4) A backside metal electrode is formed on a side, far away from the buffer layer, of the backside P+ layer.

FIRST COMPARATIVE EXAMPLE

[0050] As shown in FIG. 2, the comparative example provides an IGBT device, which differs from the first embodiment only in that a buffer layer in a backside structure thereof has an activation efficiency of is 90%.

EXPERIMENTAL EXAMPLE

[0051] A relationship curve of comparison of breakdown voltages of the IGBT device provided by the embodiment and the IGBT device provided by the comparative example may be obtained by performing a breakdown voltage test on collector-emitter of the IGBT (test conditions are as follows: Vge=0V, and a voltage applied between the collector and the emitter is gradually increased, from 0V to a breakdown point). As shown in FIG. 3, a horizontal axis V.sub.CE represents a voltage of a collector-emitter of the IGBT device chip, and a vertical axis I.sub.CES represents a leakage current of the collector-emitter of the IGBT device chip.

[0052] As may be known from FIG. 3, the IGBT device provided by the embodiment has a higher breakdown voltage, a smaller leakage current and more excellent breakdown characteristic.

[0053] It is apparent that the above embodiments are merely examples made for clarity of illustration and are not limitations of the embodiments. Other different changes or variations may also be made by those of ordinary skill in the art based on the above descriptions. It is not necessary and impossible to exhaustively provide all the implementations here. Furthermore, apparent changes or variations therefrom still fall within the scope of protection of the disclosure.