Complementary nanowire semiconductor device and fabrication method thereof
09779999 ยท 2017-10-03
Assignee
Inventors
Cpc classification
H10D84/08
ELECTRICITY
H10D30/43
ELECTRICITY
H10D30/6741
ELECTRICITY
H01L21/0262
ELECTRICITY
H01L21/02631
ELECTRICITY
H10D62/824
ELECTRICITY
H10D30/6735
ELECTRICITY
B82Y10/00
PERFORMING OPERATIONS; TRANSPORTING
H10D30/014
ELECTRICITY
H10D30/675
ELECTRICITY
H10D30/6757
ELECTRICITY
International classification
H01L27/12
ELECTRICITY
H01L21/02
ELECTRICITY
H01L29/06
ELECTRICITY
H01L29/423
ELECTRICITY
Abstract
Present embodiments provide for a complementary nanowire semiconductor device and fabrication method thereof. The fabrication method comprises providing a substrate, wherein the substrate has a NMOS active region, a PMOS active region and a shallow trench isolation (STI) region; forming a plurality of first hexagonal epitaxial wires on the NMOS active region and the PMOS active region by selective epitaxially growing a germanium (Ge) crystal material; selectively etching the substrate to suspend the pluralities of first hexagonal epitaxial wires on the substrate; forming a plurality of second hexagonal epitaxial wires on the NMOS active region by selective epitaxially growing a III-V semiconductor crystal material surrounding the pluralities of first hexagonal epitaxial wires on the NMOS active region; depositing a dielectric material on the pluralities of first hexagonal epitaxial wires and the pluralities of second hexagonal epitaxial wires, wherein the dielectric material covers the pluralities of first hexagonal epitaxial wires and the pluralities of second hexagonal epitaxial wires; and depositing a conducting material on the dielectric material for forming a gate electrode surrounding the pluralities of first hexagonal epitaxial wires and the pluralities of second hexagonal epitaxial wires, wherein the pluralities of first hexagonal epitaxial wires are a plurality of first nanowires and the pluralities of second hexagonal epitaxial wires are a plurality of second nanowires.
Claims
1. A fabrication method of a complementary nanowire semiconductor device, comprising the steps of: providing a substrate, wherein the substrate has an NMOS active region, a PMOS active region and a shallow trench isolation (STI) region; forming a plurality of first hexagonal epitaxial wires on the NMOS active region and the PMOS active region by selective epitaxially growing a germanium (Ge) crystal material; selectively etching the substrate to suspend the pluralities of first hexagonal epitaxial wires on the substrate; forming a plurality of second hexagonal epitaxial wires on the NMOS active region by selective epitaxially growing a III-V semiconductor crystal material surrounding the pluralities of first hexagonal epitaxial wires on the NMOS active region; depositing a dielectric material on the pluralities of first hexagonal epitaxial wires and the pluralities of second hexagonal epitaxial wires, wherein the dielectric material covers the pluralities of first hexagonal epitaxial wires and the pluralities of second hexagonal epitaxial wires; and depositing a conducting material on the dielectric material for forming a gate electrode surrounding the pluralities of first hexagonal epitaxial wires and the pluralities of second hexagonal epitaxial wires, wherein the pluralities of first hexagonal epitaxial wires are a plurality of first nanowires and the pluralities of second hexagonal epitaxial wires are a plurality of second nanowires.
2. The method according to claim 1, wherein the pluralities of first hexagonal epitaxial wires are in prismatic shape.
3. The method according to claim 1, wherein the step of forming the pluralities of first hexagonal epitaxial wires comprises: the length of each first hexagonal epitaxial wire is between 2 nm and 50 nm.
4. The method according to claim 1, wherein the step of forming the pluralities of first hexagonal epitaxial wires comprises: the diameter of each first hexagonal epitaxial wire is between 2 nm and 5 nm.
5. The method according to claim 1, wherein the step of selective epitaxially growing the Ge crystal material on the NMOS active region and the PMOS active region comprises: the Ge crystal material is grown by chemical vapor deposition (CVD) process, molecular-beam epitaxy (MBE) process, or atomic layer deposition (ALD) process.
6. The method according to claim 1, wherein the step of forming the pluralities of first hexagonal epitaxial wires comprises: the pluralities of first hexagonal epitaxial wires are a plurality of Ge nanowires.
7. The method according to claim 6, wherein the percentage of the Ge content in the pluralities of Ge nanowires is between 65% and 100%.
8. The method according to claim 1, wherein the step of selective epitaxially growing the III-V semiconductor crystal material surrounding the pluralities of first hexagonal epitaxial wires on the NMOS active region comprises: the III-V semiconductor crystal material is Indium Gallium Arsenide (InGaAs).
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) Exemplary embodiments will be more readily understood from the following detailed description when read in conjunction with the appended drawing, in which:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
DETAILED DESCRIPTION
(9) The following detailed description in conjunction with the drawings of a complementary nanowire semiconductor device and fabrication method thereof of the present invention represents the preferred embodiments. It should be understood that the skilled in the art can modify the present invention described herein to achieve advantageous effect of the present invention. Therefore, the following description should be understood as well known for the skilled in the art, but should not be considered as a limitation to the present invention.
(10) The kernel idea of the present invention is to provide the complementary nanowire semiconductor device and fabrication method thereof, in which all-around gate on the PMOS active region is surrounded germanium (Ge) nanowires, and all-around gate on the NMOS active region is surrounded III-V nanowires, such that Ge nanowires has high Ge content to achieve high-mobility channel with good electrostatic control.
(11) The following descriptions in conjunction with the drawings describe the complementary nanowire semiconductor device and fabrication method thereof.
(12) Performing step S1: Referring to
(13) Performing step S2: Referring to
(14) Performing step S3: Referring to
(15) Performing step S4: Referring to
(16) Performing step S5: Referring to
(17) Performing step S6: Referring to
(18) Correspondingly, referring to
(19) While various embodiments in accordance with the disclosed principles been described above, it should be understood that they are presented by way of example only, and are not limiting. Thus, the breadth and scope of exemplary embodiment(s) should not be limited by any of the above-described embodiments, but should be defined only in accordance with the claims and their equivalents issuing from this disclosure. Furthermore, the above advantages and features are provided in described embodiments, but shall not limit the application of such issued claims to processes and structures accomplishing any or all of the above advantages.
(20) Additionally, the section headings herein are provided for consistency with the suggestions under 37 C.F.R. 1.77 or otherwise to provide organizational cues. These headings shall not limit or characterize the invention(s) set out in any claims that may issue from this disclosure. Specifically, a description of a technology in the Background is not to be construed as an admission that technology is prior art to any invention(s) in this disclosure. Furthermore, any reference in this disclosure to invention in the singular should not be used to argue that there is only a single point of novelty in this disclosure. Multiple inventions may be set forth according to the limitations of the multiple claims issuing from this disclosure, and such claims accordingly define the invention(s), and their equivalents, that are protected thereby. In all instances, the scope of such claims shall be considered on their own merits in light of this disclosure, but should not be constrained by the headings herein.