SEMICONDUCTOR WITH THROUGH-SUBSTRATE INTERCONNECT
20170213760 ยท 2017-07-27
Inventors
Cpc classification
H01L2224/0401
ELECTRICITY
H01L21/76895
ELECTRICITY
H01L23/49816
ELECTRICITY
H10D88/101
ELECTRICITY
H01L21/76831
ELECTRICITY
H01L21/76877
ELECTRICITY
H01L23/481
ELECTRICITY
H10D84/0149
ELECTRICITY
H01L2224/05548
ELECTRICITY
H10B12/09
ELECTRICITY
H01L2224/02372
ELECTRICITY
International classification
H01L21/74
ELECTRICITY
H01L21/768
ELECTRICITY
Abstract
Semiconductor devices are described that have a metal interconnect extending vertically through a portion of the device to the back side of a semiconductor substrate. A top region of the metal interconnect is located vertically below a horizontal plane containing a metal routing layer. Method of fabricating the semiconductor device can include etching a via into a semiconductor substrate, filling the via with a metal material, forming a metal routing layer subsequent to filling the via, and removing a portion of a bottom of the semiconductor substrate to expose a bottom region of the metal filled via.
Claims
1-8. (canceled)
9. A method of fabricating a semiconductor device comprising: etching a via into a silicon substrate from a first side toward a second side of the silicon substrate; forming a conductive interconnect in the etched via, the conductive interconnect having a first end proximate the first side of the silicon substrate and a second end proximate the second side of the silicon substrate; insulating the conductive interconnect with a first dielectric material proximate the first side of the silicon substrate; forming a first metal routing structure on the first dielectric material, the first metal routing structure being at least partially in the first dielectric material; insulating the conductive interconnect and the first metal routing structure with a second dielectric material; forming a plurality of openings in the second dielectric material, the openings including a first opening generally corresponding to the first metal routing structure, a second opening generally corresponding to the conductive interconnect, and a third opening generally corresponding to a second metal routing structure; and filling the plurality of openings with a conductive material, thereby forming a first conductive path between the first and second metal routing structures, a second conductive path between the second metal routing structure and the conductive interconnect, and the second metal routing structure.
10. The method of claim 9, further comprising: forming an insulating material in the etched via; forming a seed material on the insulating material; blocking selected regions of the seed material located outside of the via with a photoresist; and plating exposed regions of the seed material to fill the via with a conductive material, thereby forming the conductive interconnect.
11. The method of claim 9, further comprising: fabricating a transistor having a gate and source/drain implant regions in the silicon substrate.
12. The method of claim 11, further comprising: forming an insulating material on the silicon substrate with the fabricated transistor; and forming a contact coupled to the transistor.
13. The method of claim 12, further comprising etching the via into the silicon substrate laterally adjacent to the transistor.
14. The method of claim 12, further comprising extending the via deeper into the silicon substrate than the source/drain implant regions of the transistor.
15. The method of claim 12, further comprising forming the contact generally parallel to the conductive interconnect.
16. The method of claim 9, further comprising forming the first conductive path generally parallel to the second conductive path.
17. The method of claim 9, further comprising forming the first conductive path generally parallel to the conductive interconnect.
18. The method of claim 9, further comprising forming the second conductive path generally parallel to the conductive interconnect.
19. The method of claim 9, further comprising forming the second metal routing structure generally perpendicular to the conductive interconnect.
20. The method of claim 9, further comprising forming the second metal routing structure generally parallel to the first conductive path.
21. The method of claim 9, further comprising forming the second metal routing structure generally parallel to the second conductive path.
22. The method of claim 9, further comprising forming the first metal routing structure laterally spaced apart from the conductive interconnect.
23. The method of claim 9, further comprising: removing a portion of the second side of the silicon substrate to expose the second end of the conductive interconnect; and forming a conductive redistribution structure proximate the second side of the silicon substrate and electrically coupled to the conductive interconnect.
24. The method of claim 23, wherein the conductive redistribution structure comprises a conductive ball bond pad.
25. The method of claim 9, wherein the conductive interconnect has a length to width ratio of about 5:1 to 10:1.
26. A method of fabricating a semiconductor device comprising: etching a via into a silicon substrate from a first side toward a second side of the silicon substrate; forming a conductive interconnect in the etched via, the conductive interconnect having a first end proximate the first side of the silicon substrate and a second end proximate the second side of the silicon substrate; insulating the conductive interconnect with a first dielectric material proximate the first side of the silicon substrate; forming a first metal routing structure on the first dielectric material, the first metal routing structure being at least partially in the first dielectric material; insulating the conductive interconnect and the first metal routing structure with a second dielectric material; forming a first opening generally corresponding to the first metal routing structure; forming a second opening generally corresponding to the conductive interconnect; filling the first opening with a conductive material to form a first conductive path; filling the second opening with the conductive material to form a second conductive path generally parallel to the first conductive path; electrically coupling the first conductive path and the second conductive path via a second metal routing structure.
27. The method of claim 26, further comprising: forming a third opening generally perpendicular to the first conductive path and the second conductive path; filling the third opening with the conductive material to form the second metal routing structure.
28. The method of claim 26, further comprising: removing a portion of the second side of the silicon substrate to expose the second end of the conductive interconnect; and forming a conductive redistribution structure proximate the second side of the silicon substrate; electrically connecting the conductive redistribution structure with the conductive interconnect.
29. The method of claim 26, wherein the conductive redistribution structure comprises a conductive ball bond pad.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0009]
[0010]
[0011]
[0012]
DETAILED DESCRIPTION
[0013] In the following detailed description of the present embodiments, reference is made to the accompanying drawings that form a part hereof, and in which is shown by way of illustration specific embodiments in which the embodiments may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized and that process, chemical, or electrical changes may be made without departing from the scope of the present disclosure. The terms wafer and substrate used previously and in the following description include any base semiconductor structure. Furthermore, when reference is made to a wafer or substrate in the following description, previous process steps may have been utilized to form regions/junctions in the base semiconductor structure. In addition, directional references, e.g., upper, lower, top, bottom and sides, are relative to one another and need not refer to an absolute direction. The following detailed description is, therefore, not to be taken in a limiting sense.
[0014] The present disclosure describes semiconductor processes that incorporate metal conductive interconnects into the fabrication process of an integrated circuit. As explained in greater detail below, the processes allow for the formation of metal filled vias during the fabrication of the semiconductor. The vias are formed and filled subsequent to transistor formation and prior to the fabrication of metal routing layers. Numerous benefits are achieved by the disclosed embodiments of the present invention, including tighter pitch via formation, lower resistance than poly-Si interconnects, and an improved integration into semiconductor fabrication operations.
[0015] Referring to the illustrated cross-sectioned representation of a simplified semiconductor device 100 in
[0016] Referring to
[0017] At a fabrication point following formation of the transistors, a low dielectric constant barrier and etch stop film 220, such as BLOkTM material from Applied Materials, Inc., Santa Clara, Calif., is deposited on a top surface of the device. Referring to
[0018] Etch processing is then performed to selectively remove layers of material located between the photo resist 224 and the silicon substrate 201, see
[0019] As illustrated in
[0020] After the seed layer 250 is deposited, a plating mask 252 is fabricated as illustrated in
[0021] A plating process is then performed to fill the via with solid metal 254, as shown in
[0022] Depending upon the aspect ratio of the via, the plating process may need to be optimized by one skilled in the art to avoid and/or reduce the creation of voids in the metal. It is noted that the plating mask layer 252 limits the plating process to the seed layer exposed in the via. That is the horizontal regions of the seed layer outside the via remain selectively covered to prevent plating.
[0023] After the plating mask 252 is removed a planarizing process is performed to remove the protected seed layer 250 and plated metal 254 extending vertically above the dielectric layer 240, see
[0024] Multiple operations are illustrated as having been completed at the process point in
[0025] Referring to
[0026] Additional process steps, not shown, can be performed above the metal 2 layer, including the formation of additional dielectric and metal routing layers. The semiconductor substrate is thinned using techniques known to those skilled in the art, such as by back grinding, to expose a lower region 340 of the metal interconnect 254, see
[0027] In one embodiment the semiconductor device is fabricated by etching a via into a semiconductor substrate, filling the via with a metal material, forming a metal routing layer subsequent to filling the via, and removing a portion of a bottom of the semiconductor substrate to expose a bottom region of the metal filled via. Further embodiments can include fabricating a transistor having a gate and source/drain implant regions extending into a top region of a silicon substrate. A dielectric layer is formed above the transistor and a via is then formed through the dielectric layer and into the silicon substrate laterally adjacent to the transistor. The via vertically extends below source/drain implant regions of the transistor. A first dielectric layer is formed in the etched via and then a metal seed layer is formed after the first dielectric layer. A blocking layer is formed over selected regions of the seed layer located outside of the via and the exposed regions of the seed layer are plated to fill the via with metal and form a metal plug. The blocking layer and unplated seed layer are removed and a second dielectric layer is formed over the metal plug. A metal routing layer is then formed over the second dielectric area, such that the metal routing layer contacts the metal plug through the second dielectric layer to form an electrical connection.
[0028] It will be appreciated by those skilled in the art with the benefit of the present disclosure that the process steps described above can be modified without departing from the invention. That is, process integration changes can be made to adapt to equipment, semiconductor device parameters and process concerns of a manufacturer.
[0029] Referring to
[0030] Alternative embodiments of the present invention include forming the metal interconnect following formation of a metal routing layer, but prior to formation of a final metal routing layer. In addition, metal interconnects can be formed between the formation of metal layers. That is, the invention is not limited to one metal interconnect formation operation.
[0031] Embodiments of the invention are not limited to two metal routing layers. Further, a portion of any, some, or all of the metal routing layers can be electrically connected to the metal interconnect. That is, a semiconductor device may include hundreds of metal interconnects each designated for a different operational purposes. Therefore the electrical path(s) of the interconnects can and most likely will be different.
[0032]
[0033] Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiments shown. Many adaptations of the disclosure will be apparent to those of ordinary skill in the art. Accordingly, this application is intended to cover any adaptations or variations of the disclosure.