Electroluminescence display device
09673223 ยท 2017-06-06
Assignee
Inventors
Cpc classification
H10H20/857
ELECTRICITY
H01L2924/0002
ELECTRICITY
H10D30/6719
ELECTRICITY
H10D30/0314
ELECTRICITY
H10D86/00
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2924/0002
ELECTRICITY
H10D30/0321
ELECTRICITY
H10H20/813
ELECTRICITY
H10D86/421
ELECTRICITY
H10D86/0221
ELECTRICITY
H01L2924/00
ELECTRICITY
H10D30/6715
ELECTRICITY
H10D30/6721
ELECTRICITY
International classification
H01L27/12
ELECTRICITY
H01L29/49
ELECTRICITY
H01L33/08
ELECTRICITY
H01L33/62
ELECTRICITY
H01L29/786
ELECTRICITY
H01L29/66
ELECTRICITY
H01L29/423
ELECTRICITY
Abstract
Disclosed is an electroluminescence device having a substrate, a thin film transistor over the substrate, an insulating film over the thin film transistor, an electroluminescence element over the insulating film, a passivation film over the electroluminescence element, and a counter substrate over the passivation film. The electroluminescence element is configured to emit light through the counter substrate, and a space between the substrate and the counter substrate is filled with a filler. The electroluminescence device is featured by the tapered side surface of a gate electrode of the thin film transistor.
Claims
1. A portable information terminal comprising: an antenna; an operation switch; and a display device comprising: a glass substrate; a base film over and in contact with the glass substrate; and a plurality of pixels over the base film, wherein at least one of the plurality of pixels comprises: a crystalline silicon layer over and in contact with the base film; a gate insulating film over and in contact with the crystalline silicon layer; a gate electrode over and in contact with the gate insulating film; a capacitor line over and in contact with the gate insulating film; a first insulating film over and in contact with the gate electrode, the capacitor line and the gate insulating film; a source electrode and a drain electrode over the first insulating film, the source electrode and the drain electrode being electrically connected to the crystalline silicon layer; and a pixel electrode over and electrically connected to one of the source electrode and the drain electrode, wherein the crystalline silicon layer is overlapped with a pixel electrode in a neighboring pixel which is adjacent to the one of the plurality of pixels with a gate line interposed therebetween, wherein the pixel electrode in the neighboring pixel crosses first and second end portions of the crystalline silicon layer, wherein the first end portion is opposite to the second end portion, wherein the gate electrode is a part of the gate line, wherein the capacitor line is provided over the crystalline silicon layer, and wherein the capacitor line extends in a direction parallel to the gate line.
2. The portable information terminal according to claim 1, wherein the crystalline silicon layer is folded so as to extend between the one of the plurality of pixels and the neighboring pixel.
3. The portable information terminal according to claim 1, wherein the base film comprises a plurality of layers selected from a silicon oxide film and a silicon nitride oxide film.
4. The portable information terminal according to claim 1, wherein: the gate electrode has a stacked structure comprising a first layer and a second layer; the first layer comprises an element selected from tungsten, tantalum, titanium, and molybdenum; and the second layer comprises nitrogen and an element which is selected from tungsten, tantalum, titanium, and molybdenum.
5. The portable information terminal according to claim 1, wherein the gate electrode comprises nitrogen and tantalum.
6. The portable information terminal according to claim 1, wherein the gate electrode has a tapered shape in an end portion.
7. The portable information terminal according to claim 1, further comprising a source line, wherein: the source electrode is a part of the source line; and the source line overlaps with a channel formation region of the crystalline silicon layer.
8. The portable information terminal according to claim 7, wherein the source electrode contacts with the crystalline silicon layer under the source line.
9. The portable information terminal according to claim 1, wherein the crystalline silicon layer comprises: a source region and a drain region which are in contact with the source electrode and the drain electrode, respectively; a pair of doped regions between the source region and the drain region; and a channel formation region between the pair of doped regions.
10. The portable information terminal according to claim 9, wherein the source region and the drain region include an impurity at a concentration higher than a concentration of the impurity in the pair of doped regions.
11. The portable information terminal according to claim 9, wherein a part of the pair of doped regions overlaps with the gate electrode.
12. A portable information terminal comprising: an antenna; an operation switch; and a display device comprising: a glass substrate; a base film over and in contact with the glass substrate; a gate line over the base film; a source line overpassing the gate line; a pixel over the base film and electrically connected to the gate line and the source line; and a neighboring pixel which is adjacent to the pixel with the gate line interposed therebetween, wherein the pixel comprises: a crystalline silicon layer over and in contact with the base film; a gate insulating film over and in contact with the crystalline silicon layer; a gate electrode, which is a part of the gate line, over and in contact with the gate insulating film; a capacitor line over and in contact with the gate insulating film; a first insulating film over and in contact with the gate electrode, the capacitor line and the gate insulating film; a drain electrode and a source electrode, which is a part of the source line, over the first insulating film, the drain electrode and the source electrode being electrically connected to the crystalline silicon layer; and a pixel electrode over and electrically connected to one of the source electrode and the drain electrode, wherein the crystalline silicon layer contacts with the source line under the source line, extends along and under the source line in a first direction from the pixel to the neighboring pixel while crossing the gate line, extends in a second direction so as to overlap with a pixel electrode in the neighboring pixel, extends in a third direction from the neighboring pixel to the pixel while crossing the gate line, and then contacts with the drain electrode, wherein the pixel electrode in the neighboring pixel crosses first and second end portions of the crystalline silicon layer, wherein the first end portion is opposite to the second end portion, wherein the capacitor line is provided over the crystalline silicon layer, and wherein the capacitor line extends in a direction parallel to the gate line.
13. The portable information terminal according to claim 12, wherein the base film comprises a plurality of layers selected from a silicon oxide film and a silicon nitride oxide film.
14. The portable information terminal according to claim 12, wherein: the gate electrode has a stacked structure comprising a first layer and a second layer; the first layer comprises an element selected from tungsten, tantalum, titanium, and molybdenum; and the second layer comprises nitrogen and an element which is selected from tungsten, tantalum, titanium, and molybdenum.
15. The portable information terminal according to claim 12, wherein the gate electrode comprises nitrogen and tantalum.
16. The portable information terminal according to claim 12, wherein the gate electrode has a tapered shape in an end portion.
17. The portable information terminal according to claim 12, wherein: the source line overlaps with a channel formation region of the crystalline silicon layer.
18. The portable information terminal according to claim 12, wherein the crystalline silicon layer comprises: a source region and a drain region which are in contact with the source electrode and the drain electrode, respectively; a pair of doped regions between the source region and the drain region; and a channel formation region between the pair of doped regions.
19. The portable information terminal according to claim 18, wherein the source region and the drain region include an impurity at a concentration higher than a concentration of the impurity in the pair of doped regions.
20. The portable information terminal according to claim 18, wherein a part of the pair of doped regions overlaps with the gate electrode.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) In the accompanying drawings:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17)
(18)
(19)
(20)
(21)
(22)
(23)
(24)
(25)
(26)
(27)
(28)
(29)
(30)
(31)
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
Embodiment Mode
(32) An Embodiment mode of the present invention is explained using
(33) A base film 1002, with a thickness of 10 to 200 nm, is formed from an insulating film such as a silicon oxide film, a silicon nitride film, or a silicon nitride oxide film on the surface of the substrate 1001 on which a TFT will be formed in order to prevent impurity element diffusion. The base film may be formed by one layer of the insulating film, and may also be formed by a plurality of layers.
(34) An island-like semiconductor layer 1003 is formed from a crystalline semiconductor film in which a semiconductor film having an amorphous structure is crystallized by a method such as laser annealing, thermal annealing, or rapid thermal annealing (RTA). Further, a crystalline semiconductor film formed by a method such as sputtering, plasma CVD, or thermal CVD may also be used. Alternatively, a crystalline semiconductor layer 103b can also be formed by a crystallization method using a catalytic element, in accordance with a technique disclosed by Japanese Patent Application Laid-open No. Hei 7-130652. In this crystallization process, first it is preferable to remove hydrogen contained in the amorphous semiconductor layer, and if crystallization is performed after the amount of hydrogen contained is made equal to or less than 5 atom % by performing a heat treatment at 400 to 500 C. for approximately 1 hour, then roughness of the film surface can be prevented. Whichever method is used, the crystalline semiconductor film thus formed is selectively etched, forming the island-like semiconductor layer 1003 in a predetermined place.
(35) Alternatively, an SOI (silicon on insulator) substrate in which a single crystal silicon layer is formed on the substrate 1001 may also be used. There are known many types of SOI substrate which vary in structure and in manufacturing method, and typically an SOI substrate such as SIMOX (separation by implanted oxygen), ELTRAN (epitaxial layer transfer, a trademark of Canon Corp.) substrate, or Smart-Cut (a trademark of SOITEC Corp.) can be used. Of course, it is also possible to use other SOI substrates.
(36) A gate insulating film is formed by a method such as plasma CVD, sputtering, or reduced pressure CVD from an insulating film containing silicon and having a thickness of 40 to 150 nm. For example, it may be formed from a film such as a silicon oxide film, a silicon nitride film, or a silicon nitride oxide film. This is taken as a first shape gate insulating film 1004. A conductive layer 1005 is then formed on the first shape gate insulating film 1004 in order to form a gate electrode. It is preferable to form the conductive layer 1005 from a conductive material having heat resistance, and it may be formed from a single layer, or it may also have a lamination structure made from a plurality of layers, such as two layers or three layers, when necessary. For example, the conductive layer 1005 may be formed by an element selected from the group consisting of tungsten (W), tantalum (Ta), titanium (Ti), and molybdenum (Mo), or from an alloy with the above elements as constituents, or from an alloy film of a combination of the above elements. Further, the conductive layer 1005 may be formed with a lamination structure with a nitride compound of the above elements, such as tungsten nitride (WN), tantalum nitride (TaN), titanium nitride (TIN), or molybdenum nitride (MoN), or a silicide compound such as tungsten silicide, tantalum silicide, titanium silicide, or molybdenum silicide. A first shape mask 1006 is formed next. The first shape mask 1006 is formed by a photolithography technique using a resist material.
(37) Etching of the conductive layer 1005 is performed next, as shown by
(38) Dry etching is performed by elements such as fluorine (F) and chlorine (CI), or by neutral particles or ionic particles of molecules containing fluorine or chlorine. Normally, etching proceeds in an isotropic manner if it is controlled by neutral particles, and a tapered shape is difficult to form. Etching proceeds in an anisotropic manner by applying a positive or a negative bias voltage to the substrate. Etching for forming a tapered shape is performed by applying a bias voltage to the substrate, and by etching the resist at the same time, with the difference in etching speed between the film and the resist (also referred to as selectivity ratio, and expressed as the etching speed of the process piece/etching speed of resist) having a value in a certain fixed range. By first making an appropriate resist shape, and then etching gradually from an edge portion of the resist, a tapered shape can be formed in the film underneath. The shape of the first shape mask 1006 also changes, forming a second shape mask 1007. Further, as etching proceeds, the surface of the gate insulating film 1004 under the conductive layer 1005 is exposed, and the gate insulating film is also etched to a certain extent from its surface, forming a second shape gate insulating film 1009.
(39) The resist 1007 is then used as a mask, and a first doping process is performed. A single conductivity type impurity element is added to the island-like semiconductor layer 1003. An ion doping method or an ion injection method in which the impurity element is ionized, accelerated by an electric field, and then injected into the semiconductor layer is performed as the doping process. The single conductivity type impurity element passes through the gate insulating film and is added to the semiconductor layer beneath. A portion of the single conductivity type impurity element can be added to the semiconductor layer passing through an edge portion and the vicinity of the conductive layer 1008 having the first tapered shape.
(40) A first impurity region 1011 contains a concentration of the single conductivity type impurity element from 110.sup.20 to 110.sup.21 atoms/cm.sup.3. Further, the concentration of the impurity element added to the semiconductor layer in a second impurity region (A) 1012 is lower, compared to that of the first impurity region 1011 by the amount that the thickness of the second shape gate insulating film 1009 increases. A uniform concentration distribution is not always able to be obtained within the second impurity region (A) 1012, but the impurity element is added so as to be within a range of 110.sup.17 to 110.sup.20 atoms/cm.sup.3.
(41) An enlarged view of a region 1013 surrounded by a dotted line in
(42) A second etching process is performed next, as shown in
(43) The resist 1014 is then used as a mask, a second doping process is performed, and a single conductivity type impurity element is added to the island-like semiconductor layer 1003. In this case, a portion of the impurity element can passes through the edge portion of the second tapered shape conductive layer 1015 and its vicinity, and can be added to the semiconductor layer below.
(44) The second doping process is performed so that the single conductivity type impurity element is contained at a concentration of 110.sup.16 to 510.sup.18 atoms/cm.sup.3 in the semiconductor layer. As also shown in
(45) The second impurity region (B) 1018 is formed under the second shape gate insulating film 1016 and under the tapered portion of the second tapered shape conductive layer 1015. Its concentration distribution of the impurity element is shown by a line 1031, and decreases with a distance from the first impurity region 1011. The second tapered shape conductive layer 1015 is used as a gate electrode. By making the edge portion of the gate electrode having a tapered shape, and by doping the impurity element through the tapered portion, an impurity region can thus be formed in the semiconductor layer existing under the tapered portion in which the concentration of the impurity element changes gradually. The present invention actively utilizes this impurity region. By forming this type of impurity region, a high electric field developing in the vicinity of the drain region is relieved, then the deterioration of the TFT can be prevented because of generation of hot carriers.
(46) Thus the first impurity region 1026 which becomes a source region or a drain region, the second impurity region (A) which forms the LDD region 1025 not overlapping the gate electrode, the second impurity region (B) which forms the LDD region 1024 overlapping a portion of the gate electrode, and a channel forming region 1023 are formed in the island-like semiconductor layer 1003. Then, when necessary, an interlayer insulating film 1020 may be formed, and a wiring 1021 which contacts with the source region or the drain region may be formed, as shown in
Embodiment 1
(47) An Embodiment of the present invention is explained using
(48) In
(49) The silicon nitride oxide film is formed using a parallel plate type plasma CVD method. For the silicon nitride oxide film 102a, SiH.sub.4, NH.sub.3, and N.sub.2O are introduced to a reaction chamber at 10 SCCM, 100 SCCM, and 20 SCCM, respectively, the substrate temperature is set to 325 EC, the reaction pressure is 40 Pa, the emission power density is set to 0.41 W/cm.sup.2, and the emission frequency is 60 MHz. On the other hand, for the hydrogenated silicon nitride oxide film 102b, SiH.sub.4, N.sub.2O, and H.sub.2 are introduced to the reaction chamber at 5 SCCM, 120 SCCM, and 125 SCCM, respectively, the substrate temperature is set to 400 EC, the reaction pressure is 20 Pa, the emission power density is set to 0.41 W/cm.sup.2, and the emission frequency is 60 MHz. These films can be formed in succession by changing the substrate temperature and switching the reaction gasses.
(50) The silicon nitride oxide film 102a thus manufactured has a density of 9.2810.sup.22/cm.sup.3, has a slow etching speed of approximately 63 nm/min when etched by a mixed solution containing 7.13% ammonium bifluoride (NH.sub.4HF.sub.2) and 15.4% ammonium fluoride (NH.sub.4F) (Stella Chemifor Corp. product name LAL500) at 20 EC. If this type of film is used in the base film, then the base film is effective in preventing diffusion of alkaline metal elements from the glass substrate into the semiconductor layer formed on the base film.
(51) Next, a semiconductor layer 103a having an amorphous structure is formed by a method such as plasma CVD or sputtering to a thickness of 20 to 80 nm (preferably between 30 and 60 nm). Amorphous semiconductor layers and microcrystalline semiconductor films exist in semiconductor films having an amorphous structure, and a chemical compound semiconductor film having an amorphous structure such as an amorphous silicon germanium film may also be applied. When forming an amorphous silicon film by plasma CVD, it is possible to form both the base film 102 and the amorphous semiconductor layer 103a in succession. For example, as stated above, after forming the silicon nitride oxide film 102a and the hydrogenated silicon nitride oxide film 102b successively by plasma CVD, the amorphous semiconductor layer 103a can be formed in succession without exposure to the atmosphere by switching the reaction gasses from SiH.sub.4, N.sub.2O, and H.sub.2 to SiH.sub.4 and H.sub.2. As a result, it becomes possible to ward off contamination of the surface of the hydrogenated silicon nitride oxide film 102b, and a dispersion in the characteristics of the manufactured TFTs and fluctuations in their threshold voltage can be lowered.
(52) A crystallization process is then performed, and a crystalline semiconductor layer 103b is manufactured from the amorphous semiconductor layer 103a. Laser annealing, thermal annealing (solid state growth method), and rapid thermal annealing (RTA method) can be applied as the crystallization method. When using a glass substrate such as those stated above, or a plastic substrate with inferior heat resistance, it is particular preferable to apply laser annealing. An light source such as an infrared lamp, a halogen lamp, a metal halide lamp, or a xenon lamp is used by the RTA method. Alternatively, the crystalline semiconductor layer 103b can be formed by a crystallization method using a catalytic element, in accordance with a technique disclosed by Japanese Patent Application Laid-open No. Hei. 7-130652. In this crystallization process, first it is preferable to release hydrogen contained in the amorphous semiconductor layer, and if the crystallization is performed after the amount of hydrogen contained is made equal to or less than 5 atom % by performing heat treatment at 400 to 500 EC for approximately 1 hour, then roughness of the film surface can be prevented.
(53) Further, SiH.sub.4 and argon (Ar) are used in a reaction gas in a process of forming an amorphous silicon film by plasma CVD, and if the substrate temperature is set from 400 to 450 EC at the time of film deposition, then the concentration of hydrogen contained within the amorphous silicon film can also be made equal to or less than 5 atomic %. The heat treatment for releasing hydrogen becomes unnecessary in this case.
(54) When performing crystallization by laser annealing, a pulse emission type or a continuous emission type excimer laser, or an argon laser is used as the light source. Laser light is processed into a linear shape and then laser annealing is performed when using a pulse emission type excimer laser. The conditions of laser annealing may be suitably determined by the operator, but for example, the laser pulse emission frequency is set to 30 Hz, and the laser energy density is set from 100 to 500 mJ/cm.sup.2 (typically between 300 and 400 mJ/cm.sup.2). The linear shape beam is then irradiated over the entire surface of the substrate, and this is performed with an overlap ratio of 80 to 98% for the linear shape beam. Thus the crystalline semiconductor layer 103b can be obtained, as shown in
(55) A resist pattern is then formed using a photolithography technique employing a first photomask PM1 on the crystalline semiconductor layer 103b. The crystalline semiconductor layer is then partitioned into island-like shapes by dry etching, forming the island-like semiconductor layers 104 to 108, as shown in
(56) An impurity element which imparts p-type conductivity may then be added at a concentration of 110.sup.16 to 510.sup.17 atoms/cm.sup.3 to the entire surface of the island-like semiconductor layers, with an aim of controlling the threshold voltage (Vth) of the TFTs. Elements existing in periodic table group 13, such as boron (B), aluminum (Al), and gallium (Ga) are known as impurity elements which will impart p-type conductivity with respect to semiconductors. Ion injection and ion doping (or ion shower doping) can be used as the method of adding the impurity element, though ion doping is suitable for processing a large surface area substrate. Boron (B) is added by ion doping using diborane (B.sub.2H.sub.6) as a source gas. This type of impurity element injection is not always necessary and may be omitted without any hindrance. In particular it is a method appropriately used in order to keep the threshold voltage of an n-channel TFT within a predetermined range.
(57) A gate insulating film 109 is formed with a thickness of 40 to 150 nm from an insulating film containing silicon by plasma CVD or sputtering. In Embodiment 1, a 120 nm thick silicon nitride oxide film is used to form the gate insulating film 109. Further, a silicon nitride oxide film formed by adding O.sub.2 to SiH.sub.4 and N.sub.2O has a reduced fixed charge density within the film therefore it is a preferable material for this type of use. Furthermore, a silicon nitride oxide film manufactured from SiH.sub.4, N.sub.2O and H.sub.2 has a lowered defect density in the boundary with the gate insulating film, which is preferable. Of course, as the gate insulating film is not limited to this type of silicon nitride oxide film, other insulating films containing silicon may also be used, in a single layer or a multiple layer structure. For example, when using a silicon oxide film, it can be formed by plasma CVD with a mixture of TEOS (tetraethyl orthosilicate) and O.sub.2, at a reaction pressure of 40 Pa, with the substrate temperature set from 300 to 400 EC, and by discharging at a high frequency (13.56 MHz) electric power density of 05 to 0.8 W/cm.sup.2. Good characteristics as a gate insulating film can be obtained by subsequently performing thermal annealing of the silicon oxide film thus manufactured at 400 to 500 EC.
(58) A heat resistant conductive layer 111 for forming a gate electrode is then formed with a thickness of 200 to 400 nm (preferably between 250 and 350 nm) on the first shape gate insulating film 109, as shown in
(59) When using a Ta film in the heat resistant conductive layer, it is possible to form the Ta film similarly by sputtering. Ar is used in the sputtering gas for the Ta film. Further, if an appropriate amount of Xe and Kr are added to the gas at the time of sputtering, then the internal stress of the film formed is relaxed, and film peeling can be prevented. The resistivity of an a phase Ta film is on the order of 20 cm, and it can be used in the gate electrode, but the resistivity of a phase Ta film is on the order of 180 cm and it is unsuitable for the gate electrode. A TaN film possesses a crystal structure which is close to that of a phase Ta film, and therefore an a phase Ta film can easily be obtained provided that a TaN film is formed under the Ta film. Further, although not shown in the figures, it is effective to form a silicon film doped by phosphorous (P) and having a thickness on the order of 2 to 20 nm under the heat resistant conductive layer 111. By doing that increasing the adhesion and preventing oxidation of the conductive film formed on top, at the same time alkaline metal elements contained in the heat resistant conductive layer 111 in microscopic amounts can be stopped from diffusing into the first shape gate insulating film 109 by doing so. Whichever is used, it is preferable that the resistivity of the heat resistant conductive layer 111 be in a range from 10 to 50 cm.
(60) Next, masks 112 to 117 are resists formed by a photolithography technique using a second photomask PM2. A first etching process which is a taper etching is then performed. The etching is performed in Embodiment 1 using an ICP etching apparatus, using Cl.sub.2 and CF.sub.4 as etching gasses, inputting an RF (13.56 MHz) power of 3.2 W/cm.sup.2 at 1 Pa of pressure to form a plasma. A 224 mW/cm.sup.2 RF (13.56 MHz) power is also introduced to the substrate side (sample stage), and therefore a negative self bias voltage is effectively applied. The etching speed of the W film is approximately 100 m/min under these conditions. The etching time in order to exactly etch the W film is estimated based on this etching speed, further an etching time for the first etching process is set at 20% more greater than the estimated etching time.
(61) Conductive layers having a first tapered shape 118 to 123 are formed by the first etching process. The angle of the tapered portions is formed from 15 to 30 E similar to that shown by
(62) A first doping process is then performed, adding a single conductivity type impurity element into the island-like semiconductor layers. A process of adding an impurity element which imparts n-type conductivity is performed here. The masks 112 to 117 for forming the first shape conductive layers are left as it is, and with the first tapered shape conductive layers 118 to 123 are used as a mask, the impurity element which imparts n-type conductivity is added by ion doping in a self-aligning manner. The ion doping is performed using a dosage amount of 110.sup.13 to 510.sup.14 atoms/cm.sup.2 and with the acceleration voltage set between 80 and 160 keV in order for the n-type conductivity imparting impurity element to be added so as to pass through the tapered portion in the edge portion of the gate electrode and through the gate insulating film, and so as to reach the semiconductor layers placed below. An element residing in periodic table group 15 is used as the impurity element which imparts n-type conductivity, typically phosphorous (P) or arsenic (As), and phosphorous (P) is used here. The impurity element which imparts n-type conductivity is added to first impurity regions 124 to 128 here by the ion doping process at a concentration in the range of 110.sup.20 to 110.sup.21 atoms/cm.sup.3. Although there is not necessarily a uniform concentration within second impurity regions (A) formed below the tapered portion, the n-type conductivity imparting impurity element is added within a range of 110.sup.17 to 110.sup.20 atoms/cm.sup.3.
(63) The change in concentration of the n-type conductivity imparting impurity element contained in a portion of second impurity regions (A) 129 to 133 overlapping at least the first shape conductive layers 118 to 123 reflects the change in thickness of the tapered portion. In other words, the concentration of phosphorous (P) added to the second impurity regions (A) 129 to 133 gradually becomes less from the edge portion of the conductive layers toward the inside in the region overlapping with the first shape conductive layers. The concentration of phosphorous (P) reaching the semiconductor layers changes due to the difference in a film thickness of the tapered portion, and that the concentration change is as shown in
(64) A second etching process which is an anisotropic process is performed next, as shown in
(65) An impurity element which imparts n-type conductivity is then doped at conditions of a dosage amount lower than that of the first doping process, and at a high acceleration voltage. For example, the acceleration voltage is set between 70 and 120 keV, and doping is performed with a dosage amount of 110.sup.13 atoms/cm.sup.2, so as to make the impurity concentration in a region overlapping with the second shape seniconductive layers 140 to 145 be from 110.sup.16 and 110.sup.18 atoms/cm.sup.3. Second impurity regions (B) 146 to 150 are thus formed.
(66) Impurity regions 156 and 157, having a conductivity type which is the inverse of the single conductivity type impurity element, are then formed in the island-like semiconductor layers 104 and 106 which form p-channel TFTs. The second shape conductive layers 140 and 142 are used as a mask in this case as well, and an impurity element which imparts p-type conductivity is added. The impurity regions are formed in a self-aligning manner. The island-like semiconductor layers 105, 107, and 108, which form n-channel TFTs, are covered over their entire surfaces by resist masks 151 to 153, formed using a third photomask PM3. Impurity regions 156 and 157 formed here are formed by ion doping using diborane (B.sub.2H.sub.6). The concentration of the p-type conductivity imparting impurity element in the impurity regions 156 and 157 is set so as to become 2100 to 210.sup.21 atoms/cm.sup.3.
(67) However, in detail the impurity regions 156 and 157 can be seen as being divided into three regions containing n-type conductivity imparting impurity elements. Third impurity regions 156a and 157a contain the impurity element which imparts n-type conductivity at a concentration of 110.sup.2 to 110.sup.21 atoms/cm.sup.3, fourth impurity regions (A) 156b and 157b contain to the impurity element which imparts n-type conductivity at a concentration of 110.sup.17 and 110.sup.20 atoms/cm.sup.3, and fourth impurity regions (B) 156c and 157c contain a concentration of the n-type conductivity imparting impurity element from 110.sup.16 and 110.sup.18 atoms/cm.sup.3. However, the concentration of the impurity element which imparts p-type conductivity is set so as to be equal to or greater than 110.sup.19 atoms/cm.sup.3 in the impurity regions 156b, 156c, 157b, and 157c, and in the third impurity regions 156a and 157a, the concentration of the p-type conductivity imparting impurity element is made to be from 1.5 to 3 times as high, and therefore no problems will develop when the third impurity regions function as a source region and a drain region of a p-channel TFT. Further, a portion of the fourth impurity regions (B) 156c and 157c is formed so as to overlap with a portion of the second tapered shape conductive layer 140 or 142.
(68) Next, as shown in
(69) A process of activating the n-type and p-type conductivity imparting impurity element added at their respective concentrations is then performed. Thermal annealing using an annealing furnace is performed for this process. In addition, laser annealing and rapid thermal annealing (RTA) can also be applied. Thermal annealing is performed with an oxygen concentration equal to or less than 1 ppm, preferably equal to or less than 0.1 ppm, in a nitrogen atmosphere at 400 to 700 C., typically between 500 and 600 C. Heat treatment is performed for 4 hours at 550 C. in Embodiment 1. Further, it is preferable to apply laser annealing when a plastic substrate having a low heat resistance temperature is used as the substrate 101.
(70) After the activation process the gas atmosphere is changed, and heat treatment is performed for 1 to 12 hours at 300 to 450 C. in an atmosphere containing between 3 and 100% hydrogen, performing hydrogenation of the island-like semiconductor layers. This process is one of terminating from 10.sup.16 to 10.sup.18/cm.sup.3 of dangling bonds in the island-like semiconductor layers by hydrogen which is thermally excited. Plasma hydrogenation (using hydrogen excited by a plasma) may also be performed as another means of hydrogenation. Whichever is used, it is preferable to reduce the defect density within the island-like semiconductor layers 104 to 108 to 10.sup.16/cm.sup.3 or less, and hydrogen may be imparted on the order of 0.01 to 0.1 atomic %.
(71) By forming a second interlayer insulating film from an organic insulating material, the surface can be made very level. Further, an organic resin material generally has a low dielectric constant therefore the parasitic capacitance can be reduced. However, it absorbs moisture and is not suitable as a protecting film therefore it is used in combination with the first interlayer insulating film 158 formed by a film such as a silicon oxide film, a silicon nitride oxide film, or a silicon nitride film.
(72) Next, a resist mask is formed with a predetermined pattern using a fourth photomask PM4, and contact holes are formed in each of the island-like semiconductor layers in order to reach the impurity regions formed as source regions or drain regions. The contact holes are formed by dry etching. In this case, a second interlayer insulating film 159 made from an organic resin material is etched using a gas mixture of CF.sub.4, O.sub.2, and He. Afterward, the first interlayer insulating film 158 is etched in succession using an etching gas of CF.sub.4 and O.sub.2. In addition, the contact holes can be formed by etching the third shape gate insulating film 170, where the etching gas is switched to CHF.sub.3 in order to increase the selectivity with the island-like semiconductor layers.
(73) A conductive metallic film is then formed by sputtering or vacuum evaporation, and a resist mask pattern is formed by a fifth photomask PM5. Source lines 160 to 164 and drain lines 165 to 168 are formed by etching. A pixel electrode 169 is formed with the drain lines. A pixel electrode 171 denotes a pixel electrode belonging to a neighboring pixel Although not shown in the figures, in Embodiment 1 Ti films are formed with a thickness of 50 to 150 nm, contacts with the impurity regions forming the source or drain regions of the island-like semiconductor layers is formed, aluminum (Al) films having a thickness of 300 to 400 nm is formed on the Ti film (shown by reference numerals 160a to 169a in
(74) The substrate, having the driver circuit TFTs and the pixel TFTs of the pixel portion on the same substrate, can thus be completed by using 5 photomasks. A first p-channel TFT 200, a first n-channel TFT 201, a second p-channel TFT 202, and a second n-channel TFT 203 are formed in the driver circuit, and a pixel TFT 204 and a storage capacitor 205 are formed in the pixel portion. This type of substrate is referred to as an active matrix substrate throughout this specification for convenience.
(75) In the first p-channel TFT 200 of the driver circuit, a conductive layer having the second tapered shape functions as a gate electrode 220. The structure of the island-like semiconductor layer 104 has a channel forming region 206, a third impurity region 207a which functions as a source region or a drain region, a fourth impurity region (A) 207b which forms an LDD region not overlapping the gate electrode 220, and a fourth impurity region (B) 207c which forms an LDD region overlapping a portion of the gate electrode 220.
(76) In the first n-channel TFT 201, a conductive layer having the second tapered shape functions as a gate electrode 221. The structure of the island-like semiconductor layer 105 has a channel forming region 208, a first impurity region 209a which functions as a source region or a drain region, a second impurity region (A) 209b which forms an LDD region not overlapping the gate electrode 221, and a second impurity region (B) 209c which forms an LDD region overlapping a portion of the gate electrode 221. The length of the portion in which the second impurity region (B) 209c overlaps the gate electrode 221 is set from 0.1 to 0.3 m with respect to a channel length of 2 to 7 m. This length Lov is controlled by the thickness of the gate electrode 221 and by the angle of the tapered portion. By forming this type of LDD region in an n-channel TFT, the high electric field which develops near the drain region is relieved, and the development of hot carriers is blocked, then deterioration of the TFT can be prevented.
(77) In the second p-channel TFT 202 of the driver circuit, a conductive layer having the second tapered shape similarly functions as a gate electrode 222. The structure of the island-like semiconductor layer 106 has a channel forming region 210, a third impurity region 211a which functions as a source region or a drain region, a fourth impurity region (A) 211b which forms an LDD region not overlapping the gate electrode 222, and a fourth impurity region (B) 211c which forms an LDD region overlapping a portion of the gate electrode 222.
(78) In the second n-channel TFT 203 of the driver circuit, a conductive layer having the second tapered shape functions as a gate electrode 223. The structure of the island-like semiconductor layer 107 has a channel forming region 212, a first impurity region 213a which functions as a source region or a drain region, a second impurity region (A) 213b which forms an LDD region not overlapping the gate electrode 223, and a second impurity region (B) 213c which forms an LDD region overlapping a portion of the gate electrode 223. The length of the portion in which the second impurity region (B) 213c overlaps the gate electrode 223 is set similar to that of the second n-channel TFT 201, from 0.1 to 0.3 m.
(79) The driver circuit is formed by logic circuits such as a shift register circuit and a buffer circuit, and by circuits such as a sampling circuit formed by an analog switch. In
(80) In the pixel TFT 204 of the driver circuit, a conductive layer having the second tapered shape functions as a gate electrode 224. The structure of the island-like semiconductor layer 108 has channel forming regions 214a and 214b, first impurity region 215a and 217 which function as source regions or drain regions, a second impurity region (A) 215b which forms an LDD region not overlapping the gate electrode 224, and a second impurity region (B) 215c which forms an LDD region overlapping a portion of the gate electrode 224. The length of the portion in which the second impurity region (B) 213c overlaps the gate electrode 224 is set from 0.1 to 0.3 m. Further, a storage capacitor is formed from: a semiconductor layer which extends from the first impurity region 217 and has a second impurity region (A) 219b, a second impurity region (B) 219c, and a region 218 to which is not added impurity elements determining the conductivity type; an insulating layer formed by the same layer as the gate insulating film having the third shape; and a capacitor wiring 225 formed from the second tapered shape conductive layer.
(81)
(82) A structure such as that above optimizes the structure of the pixel TFT and TFTs composing each circuits of the driver circuit in response to the specifications required, and it is possible to increase the operating performance and the reliability of the semiconductor device. In addition, by forming the gate electrode using a conductive material having heat resistance, the LDD regions, and source regions and drain regions are easily activated. Moreover, when forming the LDD region overlapping the gate electrode through the gate insulating film, in particular it can be expected that the relieving effect for the electric field formed near the drain region will increase by forming the LDD region to possess a concentration gradient of an impurity element added with the aim of controlling the conductivity type.
(83) For a case of an active matrix type liquid crystal display device, the first p-channel TFT 200 and the first n-channel TFT 201 are used to form circuits such as a shift register circuit, a buffer circuit, and a level shifter circuit which place importance on high speed operation. In
(84) Further, in a sampling circuit structured by analog switches, similarly structured second p-channel TFTs 202 and second n-channel TFTs 203 can be applied. The sampling circuit places importance on measures against hot carriers and low Off current operation therefore the TFT of this circuit may be formed by a second p-channel TFT 282 and a second n-channel TFT 283 as shown by
(85) Thus, whether to use a single gate structure for the structure of the TFT gate electrode, or to use a multi-gate structure in which a plurality of gate electrodes are formed between one source and drain pair, may be suitably determined by the operator, in accordance with the circuit characteristics. A reflecting type liquid crystal display device can then be manufactured by using the active matrix substrate completed in Embodiment 1.
Embodiment 2
(86) Examples of using heat-resistant conductive materials such as W and Ta as materials for the gate electrode were shown in Embodiment 1. The reason for using these materials resides in that it is necessary to activate the impurity element that was doped into the semiconductor layer for the purpose of controlling the conductive type after the formation of the gate electrode by thermal annealing at between 400 C. and 700 C. By implementing this step, it is necessary that the gate electrode has heat-resistivity. However, this type of heat-resistant conductive material has a sheet resistivity of about 10 W, and hence is not always suitable for a display device having a screen size of a 4-inch class or more. This is because if a gate wiring to be connected to the gate electrode is formed of the same material, then the length of the lead wiring on the substrate inevitably becomes large. Thus, the problem of a wiring delay caused by the influence of wiring resistance cannot be ignored.
(87) For example, 480 gate wirings and 640 source wirings are formed when the pixel density is VGA, and 768 gate wirings and 1024 source wirings are formed in the case of XGA. The screen size of the display region becomes 340 mm for a 13-inch class in diagonal length, and becomes 460 mm for an 18-inch class. In this embodiment, as a means of realizing this kind of liquid crystal display device, a method of forming the gate wiring from low-resistant conductive material such as Al and copper (Cu) will be explained using
(88) First, similar to Embodiment 1, the steps shown in
(89) Through this heat treatment, conductive layers 140 to 145 having a second tapered shape, come to have conductive layers (C) 172a to 172f formed to a thickness of 5 to 80 nm from the surfaces. For example, when the conductive layers having a second tapered shape are tungsten (W), tungsten nitride (WN) is formed, and tantalum nitride (TaN) is formed when the conductive layers are tantalum (Ta). Further, a step of hydrogenating the island semiconductor layers is performed by heat treatment at 300 to 450 C. for between 1 and 12 hours in an atmosphere containing between 3 and 100% hydrogen. This step is one for terminating dangling bonds in the semiconductor layers with thermally excited hydrogen. Plasma hydrogenation (using hydrogen excited by a plasma) may be performed as another means of hydrogenation. (See
(90) After the activation and hydrogenation steps are completed, a gate wiring is formed from a low-resistant conductive material comprising aluminum (Al) or copper (Cu) as a main component. The gate wiring is formed from the low-resistant conductive layer comprising such a material. For example, an aluminum film containing between 0.1 and 2% by weight of titanium (Ti) is formed as the low-resistant conductive layer on the entire surface (not shown). The low-resistant conductive layer may be formed with a thickness of 200 to 400 nm (preferably 250 to 350 nm). Then, a predetermined resist pattern is formed, the conductive layer is etched in order to form gate wirings 173 and 174. At this time, a capacitor wiring 175 which is connected with a storage capacitor provided in a pixel portion, is formed from the same material. When the low-resistant conductive layer comprises aluminum (Al) as a main component, by wet etching using a phosphoric acid-based etching solution, the gate wiring can be formed while maintaining the selective workability with the base. A first interlayer insulating film 176 is formed in the same way as that of Embodiment 1. (See
(91) Thereafter, similar to Embodiment 1, by forming the second interlayer insulating film 159 made of an organic insulating material, source wirings 160 to 164, and drain wirings 165 to 168, pixel electrodes 169 and 171, the active matrix substrate can thus be completed.
Embodiment 3
(92) The active matrix substrate manufactured in Embodiment 1 is applicable for a reflection type display device as it is. On the other hand, in the case of applying it to a transmission type liquid crystal display device, it is appropriate to form the pixel electrodes provided in each pixel of the pixel portion with transparent electrodes. A method of manufacturing an active matrix substrate corresponding to the transmission type liquid crystal display device is explained in Embodiment 3 with references to
(93) The active matrix substrate is manufactured in the same way as Embodiment 1. In
(94)
(95) Materials such as indium oxide (In.sub.2O.sub.3), or an indium oxide/tin oxide alloy (In.sub.2O.sub.3SnO.sub.2; ITO) formed by sputtering or vacuum evaporation may be used as materials for the transparent conductive film. The etching treatment of these materials is performed with hydrochloric acid solutions. However, in particular, the etching of ITO readily generates residues. Therefore, an indium oxide/zinc oxide alloy (In.sub.2O.sub.3ZnO) may be used in order to improve the etching workability. The indium oxide/zinc oxide alloy has excellent flat and smooth surface properties, and also has excellent thermal stability with regard to ITO. Accordingly, in the structure of
(96) In Embodiment 1, an active matrix substrate that can be used for manufacturing the reflection type liquid crystal display device was fabricated by using 5 photomasks. The addition of one more photomask (a total of 6 photomasks) can thus complete an active matrix substrate corresponding to the transmission type liquid crystal display device. Though the steps of described in this embodiment are similar to those in Embodiment 1, this kind of structure can be applied to the active matrix substrate shown in Embodiment 2.
Embodiment 4
(97) Another method of manufacturing a crystalline semiconductor layer that forms an active layer of a TFT of the active matrix substrate indicated in Embodiment 1 to Embodiment 3 is shown here in Embodiment 4. A crystalline semiconductor layer is formed by crystallizing an amorphous semiconductor layer by thermal annealing, laser annealing, or rapid thermal annealing (RTA) or the like. Another crystallization method disclosed in Japanese Patent Application Laid-open No. Hei 7-130652 in which a catalyst element is used can also be applied. An example of this case is explained with references to
(98) As shown in
(99) In the crystallization step shown in
(100) Similarly,
(101) In this way, a layer 1204 containing the above catalyst element is formed by sputtering, on the semiconductor layer 1203 having an amorphous structure with a thin oxide film on its surface. No limitations are placed on the thickness of this layer, but it is appropriate to form this layer at about 10 to 100 nm. For example, an effective method is to form a Ni film with Ni as the target. In sputtering, a part of a high-energy particle made from the above catalyst element accelerated in the electric field also comes flying to the substrate side and is driven into the close vicinity of the surface of the semiconductor layer 1203 having an amorphous structure or into the oxide film which is formed on the surface of the semiconductor layer. This proportion differs depending on conditions of generating plasma or the bias state of the substrate. However, it is appropriate to set the amount of catalyst element to be driven into the close vicinity of the surface of the semiconductor layer 1203 having an amorphous structure and within the oxide film to fall approximately between 110.sup.11 and 110.sup.14 atoms/cm.sup.2.
(102) Then the layer 1204 containing a catalyst element is selectively removed. For example, if this layer is formed from the Ni film, it is possible to remove this layer by a solution such as nitric acid, or if an aqueous solution containing fluoric acid is used, not only the Ni film but also the oxide film formed on the semiconductor layer 1203 having an amorphous structure can be removed at the same time. Whichever is used, the amount of catalyst element in the close vicinity of the surface of the semiconductor layer 1203 having an amorphous structure should be approximately between 110.sup.11 and 110.sup.14 atoms/cm.sup.2. As shown in
(103) By forming the island semiconductor layers 104 to 108 from the crystalline semiconductor layers 1105 and 1205 manufactured in
(104) The gettering treatment with phosphorous used in this purpose may be performed together with the activation step explained in
Embodiment 5
(105) A process of manufacturing an active matrix liquid crystal display device from the active matrix substrate fabricated in Embodiment 1 will be explained here in this Embodiment. As shown in
(106) The arrangement of the spacers may be arbitrarily determined, but preferably it is appropriate to form a column-shape spacer 406 overlapping the contact area 231 of the pixel electrode 169 in the pixel portion so as to cover that overlapped portion as shown in
(107) Thereafter, an alignment film 407 is formed. A polyimide resin is generally used for the alignment film of a liquid crystal display device. After forming the alignment films, a rubbing treatment is performed so that the liquid crystal molecules are oriented with a certain fixed pre-tilt angle. The rubbing treatment is performed so that an area of 2 mm or less from the edge portion of the column-shape spacer 406 provided in the pixel portion to the rubbing direction, is not rubbed. Further, since the generation of static electricity from the rubbing treatment is often a problem, an effect of protecting the TFT from the static electricity can be attained by forming the spacers 405a to 405e formed on the TFT of the driver circuit Although not described in the figures, the substrate may have a structure in which the alignment film 407 is formed before forming the spacers 406 and 405a to 405e.
(108) A light shielding film 402, a transparent conductive film 403, and an alignment film 404 are formed on an opposing substrate 401, which is opposed to the active matrix substrate. The light shielding film 402 is formed of films such as a Ti film, a Cr film, and an Al film at a thickness of between 150 and 300 nm. Then, the active matrix substrate on which the pixel portion and the driver circuit are formed, and the opposing substrate are then joined together by a sealant 408. A filler (not shown in the figures) is mixed into the sealant 408, and the two substrates are joined together with a uniform spacing by the filler and the spacers 406 and 405a to 405e. Next, a liquid crystal material 409 is injected between both substrates. A known liquid crystal material may be used as the liquid crystal material. For example, besides the TN liquid crystal, a thresholdness antiferroelectric mixed liquid crystal that indicates electro-optical response characteristics of continuously changing transmittance with respect to an electric field may also be used. Among such thresholdness antiferroelectric mixture liquid crystal, there is a type that indicates a V-shaped electro-optical response characteristic. In this way, the active matrix type liquid crystal display device shown in
(109)
(110) The column-shape spacer 406 provided in the pixel portion may be provided not only to every pixel as shown in
(111) Next, the structure of this kind of active matrix liquid crystal display device is explained using the perspective view of
(112) A liquid display device with this kind of structure can be formed by using the active matrix substrate described in Embodiments 1 to 3. The reflection type liquid crystal display device can be attained with employment of the active matrix substrate shown in Embodiment 1 whereas the transmission type liquid crystal display device can be attained with employment of the active matrix substrate shown in Embodiment 3.
Embodiment 6
(113)
(114) The image signal driver circuit 606 comprises a shift resister register circuit 501a, a level shifter circuit 502a, a buffer circuit 503a, and a sampling circuit 504. In addition, the scanning signal driver circuits (A) and (B) 185 comprises a shift register circuit 501b, a level shifter circuit 502b, and a buffer circuit 503b.
(115) The driving voltages of the shift register circuits 501a and 501b are between 5 and 16V (typically 10V). A TFT of a CMOS circuit for forming this circuit is formed of the first p-channel TFT 200 and the first n-channel TFT 201 of
(116) The sampling circuit 504 comprises an analog switch and its driving voltage is between 14 to 16V. Since the polarity alternately reverses to be driven and there is a necessity to reduce the Off current value, it is desired that the sampling circuit 504 be formed of the second p-channel TFT 202 and the second n-channel TFT 203 as shown in
(117) Further, the driving voltage of the pixel portion is between 14 and 16V. From a viewpoint of reducing power consumption, there is a demand to further reduce the Off current value than that of the sampling circuit. Accordingly, as a basic structure, the pixel portion is formed into a multi-gate structure as the pixel TFT 204 shown in
(118) Note that the structure of this Embodiment can be readily realized by manufacturing the TFT in accordance with the steps shown in Embodiments 1 through 3. The structures of the pixel portion and the driver circuits only are shown in this embodiment. Other circuits such as a signal divider circuit, a frequency dividing circuit, a D/A converter, a y correction circuit, an op-amp circuit, and further signal processing circuits such as a memory circuit and a processing circuit, and still further a logic circuit, may all be formed on the same substrate in accordance with the processes of Embodiments 1 through 3. In this way, the present invention can realize a semiconductor device comprising a pixel portion and a driver circuit thereof on the same substrate, for example, a liquid crystal display device equipped with a signal controlling circuit and a pixel portion.
Embodiment 7
(119) In this embodiment, an example will be described where a display panel made from an EL (Electro Luminescence) material in a self-emitting type (hereinafter described as EL display device) is formed using an active matrix substrate according to the Embodiment 5.
(120) The
(121) As it is, the active matrix substrate 10 and the counter substrate 80 are attached together with a sealant 19, space is generated therebetween. A filler 83 is filled with the space. The filler 83 has an effect of attachment of the counter substrate 80. The PVC (polyvinyl chloride), epoxy resin, silicone resin, PVB (polyvinyl butyral), and EVA (ethylene vinyl acetate) can be used as the filler 83. An EL layer is weak to moisture such as water and is likely to be degraded, so that it is preferable to mix a drying agent such as barium oxide in the filler 83 so as to keep an effect of moisture absorption. Further, a passivation film 82 is formed on the EL layer by the silicon nitride film and silicon oxynitride film to protect from corrosion by alkali element which contains in the filler 83.
(122) A glass plate, an aluminum plate, a stainless steel plate, an FRP (fiberglass-reinforced plastics) plate, a PVF (polyvinyl fluoride) film, a Mylar film (a product of DUPONT Corp.), a polyester film, and an acrylic film or acrylic plate can be used as the counter substrate 80. A sheet having a structure in which several ten mm thick aluminum foil is interposed between a PVF film and a Mylar film, is used to enhance resistance to moisture. In this manner, the EL element is completely sealed and is not exposed to the outside of air.
(123) In
(124) For example, as the TFT 22 for a driver circuit, the p-channel TFT 200, 202 or the n-channel TFT 201, 203 shown in
(125) To manufacture the EL display device from an active matrix substrate in a state of
(126) Next, an EL layer 29 is formed. The EL layer 29 can have a lamination structure including an appropriate combination of layers made of known EL materials (hole injection layer, hole transporting layer, light-emitting layer, electron transportation layer, or electron injection layer) or a single structure. Such a structure can be obtained by a known technique. Furthermore, examples of the EL material include a low molecular-weight material and polymer material. In the case of using a low molecular-weight material, vapor deposition is used. In the case of using a polymer material, a simple method such as spin coating, printing, and an ink jet method can be used.
(127) In this embodiment, the EL layer is formed by vapor deposition, ink jet method or dispenser method using a shadow mask. By forming light-emitting layers (red light-emitting layer, green-light emitting layer, and blue light-emitting layer) capable of emitting light with different wavelengths on respective pixels, a color display can be performed. In addition, a combination of a color conversion layer (CCM) and a color filter, or a combination of a white light-emitting layer and a color filter may be used. Needless to say, an EL display device emitting single color light can also be used.
(128) When the EL layer 29 is formed, a cathode 30 is formed thereon. It is desirable to remove moisture and oxygen present at an interface between the cathode 30 and the EL layer 29 as much as possible. Thus, it is required to continuously form the EL layer 29 and the cathode 30 in a vacuum, or to form the EL layer 29 in an inactive atmosphere, and form the cathode 30 in a vacuum without exposing the EL layer 29 to the outside air. In this embodiment, a film formation device of a multi-chamber system (cluster tool system) is used to make the above mentioned film formation possible.
(129) In this embodiment, as the cathode 30, a lamination structure of a LiF (lithium fluoride) film and an Al (aluminum) film is used. More specifically, the LiF film is formed to a thickness of 1 nm on the EL layer 29 by vapor deposition, and an Al film is formed to a thickness of 300 nm thereon. It is appreciated that a MgAg electrode that is a known negative electrode material may be used. The cathode 30 is connected to the wiring 16 in a region denoted by reference numeral 31. The wiring 16 is a power supply line for supplying a predetermined voltage to the cathode 30, and is connected to the FPC 17 via anisotropic conductive paste material 32. A resin layer 80 is further formed on the FPC 17 so as to enhance adhesiveness in this portion.
(130) In order to electrically connect the cathode 30 to the wiring 16 in the region 31, it is required to form contact holes in the interlayer insulating film 26 and the insulating film 28. The contact holes may be formed during etching of the interlayer insulating film 26 (during formation of a contact hole for a pixel electrode) or during etching of the insulating film 28 (during formation of an opening portion before forming the EL layer). Furthermore, when the insulating film 28 is etched, the interlayer insulating film 26 may also be etched together. In this case, if the interlayer insulating film 26 and the insulating film 28 are made of the same resin material, the shape of the contact holes can be made fine.
(131) Furthermore, the wiring 16 is electrically connected to the FPC 17 through a gap between the sealant 19 and the substrate 10 (the gap is filled with a sealant 81). Herein, although description is made with respect to the wiring 16, the other wirings 14 and 15 are also electrically connected to the FPC 17 through a gap between the sealant 81.
(132)
(133) A current controlling TFT 2403 is formed by using the n-channel TFT 201 shown in
(134) At this time, it is very important that the current controlling TFT 2403 has a structure of the present invention. The current controlling TFT functions as an element for controlling the amount of a current flowing through an EL element, so that the current controlling TFT 2403 is likely to be degraded by heat and hot carriers due to a large amount of current flown therethrough. Therefore, an LDD region overlapping with a gate electrode, is provided on the current controlling TFT, thereby preventing the deterioration of TFT and enhancing the stability of the operation.
(135) Furthermore, in this embodiment, the current controlling TFT 2403 has a single gate structure. However, it may have a multi-gate structure in which a plurality of TFTs are connected in series. Furthermore, it may also be possible that a plurality of TFTs are connected in parallel to substantially divide a channel formation region into a plurality of parts, so as to conduct highly efficient heat release. Such a structure is effective for preventing degradation due to heat.
(136) As shown in
(137) A first passivation film 41 is provided on the switching TFT 2402 and the current controlling TFT 2403, and a flattening film 42 that is made of a resin insulating film is formed thereon. It is very important to flatten the step difference due to TFTs by using the flattening film 42. The step difference may cause a light-emitting defect because the EL layer to be formed later is very thin. Thus, it is desirable to flatten the step difference so that the EL layer is formed on a flat surface before forming a pixel electrode.
(138) Reference numeral 43 denotes a pixel electrode (cathode of an EL element) that is made of a conductive film with high reflectivity and is electrically connected to the drain of the current controlling TFT 2403. As the pixel electrode 43, a low resistant conductive film such as an aluminum alloy film, a copper alloy film, and a silver alloy film, or a lamination film thereof can be preferably used. Needless to say, a lamination structure with other conductive films may also be used. A light-emitting layer 44 is formed in a groove (corresponding to a pixel) formed by banks 44a and 44b made of an insulating film (preferably resin). Herein, only one pixel is shown, however, light-emitting layers corresponding to each color R (red), G (green), and B (blue) may be formed. As an organic EL material for the light-emitting layer, a p-conjugate polymer material is used. Examples of the typical polymer material include polyparaphenylene vinylene (PPV), polyvinyl carbazole (PVK), and polyfluorene. There are various types of PPV organic EL materials. For example, materials as described in H. Shenk, Becker, O. Gelsen, E. Kluge, W. Kreuder and H. Spreitzer, Polymers for Light Emitting Diodes, Euro Display, Proceedings, 1999, pp. 33-37 and Japanese Laid-Open Publication No. 10-92576 can be used.
(139) More specifically, as a light-emitting layer emitting red light, cyanopolyphenylene vinylene may be used. As a light-emitting layer emitting green light, polyphenylene vinylene may be used. As a light-emitting layer emitting blue light, polyphenylene vinylene or polyalkyl phenylene may be used. The film thickness may be prescribed to be 30 to 150 nm (preferably 40 to 100 nm). The abovementioned organic EL materials are merely examples for use as a light-emitting layer, so that the present invention is not limited thereto. A light-emitting layer, an electric charge transporting layer, or an electric charge injection layer may be appropriately combined to form an EL layer (for light emitting and moving carries therefore). For example, in this embodiment, the case where a polymer material is used for the light-emitting layer has been described. However, a low molecular-weight organic EL material may be used. Furthermore, an inorganic material such as silicon carbide can also be used for an electric charge transporting layer and an electric charge injection layer. As these organic EL materials and inorganic materials, known materials can be used.
(140) In this embodiment, an EL layer with a lamination structure is used, in which a hole injection layer 46 made of PEDOT (polythiophene) or PAni (polyaniline) is provided on the light-emitting layer 45. An anode 47 made of a transparent conductive film is provided on the hole injection layer 46. In this embodiment, light generated by the light-emitting layer 45 is irradiated to the upper surface (toward the upper of TFTs), so that the anode must be transparent to light. As a transparent conductive film, a compound of indium oxide and tin oxide, and a compound of indium oxide and zinc oxide can be used. The conductive film is formed after forming the light-emitting layer and the hole injection layer with low heat resistance, so that the conductive film that can be formed at a possibly low temperature is preferably used.
(141) When the anode 47 is formed, the EL element 2405 is completed. The EL element 2405 refers to a capacitor composed of the pixel electrode (cathode) 43, the light-emitting layer 45, the hole injection layer 46, and the anode 47. As show in
(142) In this embodiment, a second passivation film 48 is further formed on the anode 47. As the second passivation film 48, a silicon nitride film or a silicon nitride oxide film is preferably used.
(143) The purpose of the passivation film 48 is to prevent the EL element from being exposed to the outside. That is, the passivation film 48 protects an organic EL material from degradation due to oxidation, and suppresses the release of gas from the organic EL material Because of this, the reliability of the EL display device is enhanced.
(144) As described above, the EL display panel of the present invention has a pixel portion made of a pixel with a structure as shown in
(145) Thus, an EL display panel having high reliability and is capable of displaying a satisfactory image, is obtained.
(146) In this embodiment, referring to
(147) After banks 51a and 51b made of an insulating film are formed, a light-emitting layer 52 made of polyvinyl carbazole is formed by coating of a solution. On the light-emitting layer 52, an electron injection layer 53 made of potassium acetyl acetonate (acacK), and a cathode 54 made of an aluminum alloy are formed. In this case, the cathode 54 functions as a passivation film. Thus, an EL element 2602 is formed. In this embodiment, light generated by the light-emitting layer 53 is irradiated toward the substrate on which a TFT is formed as represented by an arrow. In the case of the structure of this embodiment, it is preferable that the current controlling TFT 2601 is formed of a p-channel TFT.
(148) This embodiment can be realized by being appropriately combined with the structures of TFT in Embodiments 1 and 2. Furthermore, it is effective to use the EL display panel of this embodiment as a display portion of electronic equipment of Embodiment 9.
Embodiment 8
(149) In this embodiment, referring to
(150)
(151) Furthermore,
(152) Furthermore,
(153) Since the n-channel TFT according to the present invention as shown in
(154) This embodiment can be realized by being appropriately combined with the structures of TFT in Embodiments 1 and 2. Furthermore, it is effective to use an EL display panel of this embodiment as a display portion of electronic equipment of Embodiment 9.
Embodiment 9
(155) In the present embodiment, a description will be given on a semiconductor device incorporating an active matrix liquid crystal display device made from a TFT circuit of the present invention, referring to
(156) As such a semiconductor device, a portable information terminal (an electronic book, a mobile computer or a cellular phone), a video camera, a still-image camera, a personal computer, TV etc. may be enumerated. Examples of those are shown in
(157)
(158)
(159)
(160)
(161)
(162)
(163)
(164)
(165)
(166)
(167)
(168)
(169)
(170) Additionally, the present invention can be applied to image sensors and EL type display elements. As described above, the application range of the present invention is extremely broad, and the invention can be applied to electronic appliances of all fields.
Embodiment 10
(171) The first etching process and the second etching process shown in embodiment 1 are targeted to a conducting film made from an element selected form the group consisting of W, Ta, Ti, and Mo, and an alloy of a combination of these elements. In particular, it is necessary to consider the etching speed of the object conducting film and the selectivity with respect to a base insulating film when etching. If the selectivity is small, it becomes difficult to perform selective machining with the result that a desired TFT cannot be formed.
(172) Evaluation of the etching speed was performed using a test piece (sample) on which a W film or a silicon nitride oxide film is formed on a glass substrate. Resist that forms as a mask was formed with a thickness of 1500 nm, and the etching speed thereof was also evaluated. Etching was performed using an ICP etching apparatus, and a case of using a mixed gas of CF.sub.4 and Cl.sub.2 as an etching gas (condition 1), and a case of using a mixed gas of CF.sub.4, Cl.sub.2, and O.sub.2 as a mixed gas (condition 2) were investigated. The results are shown in Table 1.
(173) Table 1
(174) Table 2 shows the amount of reduction in the film thickness of the silicon nitride oxide film with respect to etching time. As for etching, the above condition 1 and condition 2 were compared as in the above. The sample used was a glass substrate on which a 30 nm silicon film and a 200 nm silicon nitride oxide film were laminated.
(175) Table 2
(176) From the results shown in Table 1 and Table 2, the etching speed of a W film is faster when O.sub.2 is added to the etching gas, and the etching speed of the silicon nitride oxide film is educed. In other words, it shows an increase in selectivity with the base film. The reason that the etching speed of the W film increases resides in that the amount of fluoride radicals increases due to the addition of O.sub.2. Further, it is thought that the decrease in the etching speed of the silicon nitride oxide film is because carbon, a component of the resist film, bonds with oxygen, forming CO.sub.2 due to the addition of O.sub.2, and the amount of carbon is reduced.
(177) The shape of the conducting film processed by etching was observed by scanning electron microscopy (SEM). A 200 nm silicon nitride oxide film and a 400 nm W film were formed on a glass substrate as a test piece to be evaluated. The first etching process (taper etching) was performed with 30 SCCM of Cl.sub.2 and 30 SCCM of CF.sub.4 flowing as the etching gas, and applying an RF power of 3.2 W/cm.sup.2 (13.56 Mhz) at a pressure of 1 Pa, and applying an RF power of 224 mW/cm.sup.2 (13.56 Mhz) to the substrate side (test piece stage). The results observed by SEM of a cross section of the test piece obtained by performing etching at these conditions are shown in
(178) Therefore, the second etching process (anisotropic etching) was performed in accordance with the above conditions 1 and 2, and comparatively evaluated therebetween.
(179) From the above experimental results, the mixed gas of CF.sub.4, Cl.sub.2, and O.sub.2 can be employed as the etching gas in the first etching process and the second etching process. The determination of whether to perform tapered etching or anisotropic etching when selecting this type of etching gas can be made by controlling the bias power applied to the substrate side.
(180) The design of an LDD in an actual TFT is estimated from the film thickness of the W film, the taper angle 1 due to the first etching process, and the amount of resist etching due to the second etching process. For example, when the thickness of the W film is 400 nm in
(181)
(182) It becomes possible to arrange TFTs having suitable functions in accordance with the specifications required by functional circuits in a semiconductor device having a plurality of functional circuits formed on the same substrate (specifically, an electro-optical device here), and the operating characteristics of the semiconductor device can be greatly increased, by using the present invention.
(183) In accordance with a method of manufacturing a semiconductor device of the present invention, an active matrix substrate structured by a p-channel TFT and an n-channel TFT in a driver circuit portion, and with an LDD structure overlapping a portion of a gate electrode of a pixel TFT, can be manufactured by using 5 photomasks, and the concentration of a single conductivity type impurity element in an LDD region can be suitably set. A reflecting type liquid crystal display device can be manufactured using this type of active matrix substrate. Further, a transmitting type liquid crystal display device can be manufactured in accordance with the same processes by using 6 photomasks.
(184) In accordance with a method of manufacturing a semiconductor device of the present invention, in a TFT having a gate electrode formed by a conductive material having heat resistance, and having a gate wiring formed by a low resistance conductive material, an active matrix substrate having a structure of a p-channel TFT and an n-channel TFT in a driver circuit portion, and an LDD structure overlapping a gate electrode of a pixel TFT can be manufactured by using 6 photomasks. A reflecting type liquid crystal display device can be manufactured using this type of active matrix substrate. Further, a transmitting type liquid crystal display device can be manufactured in accordance with the same processes by using 7 photomasks.
(185) TABLE-US-00001 TABLE 1 {circle around (1)} W film {circle around (2)} Silicon nitride oxide film {circle around (3)} resist film etching speed etching speed etching speed selectivity ratio condition nm/min nm/min nm/min {circle around (1)}/{circle around (2)} {circle around (1)}/{circle around (3)} CF.sub.4/Cl.sub.2 54.5 35.0 61.7 1.65 0.89 CF.sub.4/Cl.sub.2/O.sub.2 94.9 24.2 94.2 4.34 1.01
(186) TABLE-US-00002 TABLE 2 condition amount of reduction in GI film thickness ICP Bias flow rate of etching time AVERAGE MAX MIN RANGE No. (W) (W) gas gas (sccm) (sec) (nm) (nm) (nm) (nm) {circle around (1)}-1 500 20 CF4/Cl2 30/30 60 40.00 50.8 23.8 27.0 {circle around (1)}-2 500 20 CF4/Cl2 30/30 120 80.05 97.7 48.7 49.0 {circle around (2)}-1 500 20 CF4/Cl2/O2 25/25/10 60 33.79 42.7 18.5 24.2 {circle around (2)}-2 500 20 CF4/Cl2/O2 25/25/10 80 44.65 58.6 27.0 31.6 {circle around (3)}-3 500 20 CF4/Cl2/O2 25/25/10 100 57.32 73.0 31.6 41.4 {circle around (3)}-4 500 20 CF4/Cl2/O2 25/25/10 120 68.74 82.4 38.7 43.7 pressure: 1 Pa (constant)