HV complementary bipolar transistors with lateral collectors on SOI with resurf regions under buried oxide
09640611 ยท 2017-05-02
Assignee
Inventors
Cpc classification
H10D62/17
ELECTRICITY
H10D62/111
ELECTRICITY
H10D62/126
ELECTRICITY
H10D86/201
ELECTRICITY
H10D62/109
ELECTRICITY
International classification
H01L29/66
ELECTRICITY
H01L29/08
ELECTRICITY
H01L29/00
ELECTRICITY
H01L27/12
ELECTRICITY
H01L29/06
ELECTRICITY
H01L29/10
ELECTRICITY
Abstract
Complementary high-voltage bipolar transistors in silicon-on-insulator (SOI) integrated circuits is disclosed. In one disclosed embodiment, a collector region is formed in an epitaxial silicon layer disposed over a buried insulator layer. A base region and an emitter are disposed over the collector region. An n-type region is formed under the buried insulator layer (BOX) by implanting donor impurity through the active region of substrate and BOX into a p-substrate. Later in the process flow this n-type region is connected from the top by doped poly-silicon plug and is biased at Vcc. In this case it will deplete lateral portion of PNP collector region and hence, will increase its BV.
Claims
1. An integrated circuit, comprising: a PNP structure, including a first p-type layer, an n-type layer under the first p-type layer, and a second p-type layer under the n-type layer; an insulator layer under the second p-type layer; an n-type buried region under the PNP structure and the insulator layer; and a conductive plug extending from a surface aligning with the second p-type layer to reach the n-type buried region.
2. The integrated circuit of claim 1, wherein the conductive plug includes an n-type polysilicon plug.
3. The integrated circuit of claim 1, further comprising: a NPN structure having a first n-type layer, a p-type layer under the first n-type layer, and a second n-type layer under the p-type layer; and a deep trench structure extending from the surface to the insulator layer and separating the NPN structure from the PNP structure.
4. The integrated circuit of claim 3, wherein the n-type buried region terminated without extending under the NPN structure.
5. The integrated circuit of claim 1, further comprising: a deep trench structure extending from the surface to the insulator layer and laterally surrounding the second p-type layer of the PNP structure.
6. The integrated circuit of claim 1, further comprising: a second conductive plug extending from the surface to a p-type substrate under the n-type buried layer, the second conductive plug configured to transfer a ground voltage to the p-type substrate.
7. The integrated circuit of claim 6, wherein the second conductive plug includes a p-type polysilicon plug.
Description
DESCRIPTION OF THE VIEWS OF THE DRAWING
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8) In the drawings, like reference numerals are sometimes used to designate like structural elements. It should also be appreciated that the depictions in the figures are diagrammatic and not to scale.
DETAILED DESCRIPTION OF EXAMPLE EMBODIMENTS
(9) The present invention is described with reference to the attached figures. The figures are not drawn to scale and they are provided merely to illustrate the invention. Several aspects of the invention are described below with reference to example applications for illustration. It should be understood that numerous specific details, relationships, and methods are set forth to provide an understanding of the invention. One skilled in the relevant art, however, will readily recognize that the invention can be practiced without one or more of the specific details or with other methods. In other instances, well-known structures or operations are not shown in detail to avoid obscuring the invention. The present invention is not limited by the illustrated ordering of acts or events, as some acts may occur in different orders and/or concurrently with other acts or events. Furthermore, not all illustrated acts or events are required to implement a methodology in accordance with the present invention.
(10) In an embodiment of the present invention is shown in
(11) The structure providing a PNP transistor 100 with a higher BV (
(12) First an SOI wafer is provided as described in the present invention as shown in
(13) Next, a first masking and implant step is accomplished to create a highly (1e17 l/cm3) doped n-layer 106 under BOX 103 in PNP area. The highly doped n-layer 106 is vertically under the PNP area and extends toward an n-type poly-silicon plug 110 and couples to that plug.
(14) A second masking and implant step after Pad Oxidation, before Nitride deposition is performed to create a uniform collector doping between 3e14-3e16 in active device region 104.
(15) A Third masking and etching step is accomplished to provide a hard mask for defining and for deposition of an insulator layer STI 105 in the active device region 104.
(16) Deep trenches 109 are formed to encircle the PNP transistor 100 and the n-type poly-silicon plug 110. The trenches extend from the top of the die to the bottom of the BOX 103 and the n-type poly-silicon plug extends from the top of the die to and through the BOX 103 extending into the highly doped n-layer 106 under the BOX 103, wherein the n-type poly-silicon plug touches the implanted n-layer under the BOX 103 and extends to the top of die providing a top contact to the implanted n-layer.
(17) A base epitaxial semiconductor layer 113 is deposited within an epitaxial layer 112, defined and doped with an impurity of the opposite conductivity type on top of the active device region 104 with base contacts 111 coupled thereto.
(18) And finally, an emitter region 108 covers a portion of the base epitaxial semiconductor layer 113, wherein the emitter region 108 is highly doped with the same conductivity type as the active device region 104.
(19) The structure providing an NPN transistor 200 with a high BV
(20) First an SOI wafer is provided as described in the present invention as shown in
(21) A first masking and implant step after Pad Oxidation, before Nitride deposition is performed to create a uniform collector doping between 3e14-3e16 l/cm3 in active device region 204.
(22) A second masking and etching step is accomplished to provide a hard mask for defining and to for deposition of an insulator layer STI 105 in the active device region 204.
(23) Deep trenches 109 are formed, to encircle the NPN 200 transistor and the p-type poly-silicon plug 210. The trenches extend from the top of the die to the bottom of the BOX 103 and the p-type poly-silicon plug extends from the top of the die to and through the BOX 103 extending into the p-layer 101 under the BOX 103, wherein the p-type poly-silicon plug touches the p-layer under the BOX 103 and extends to the top of die providing a top contact to the p-layer 101.
(24) A base epitaxial semiconductor layer 213 is deposited, defined and doped with an impurity of the opposite conductivity type on top of the active device region 204 with base contacts 211 coupled thereto.
(25) And finally an emitter region 208 covers a portion of the base epitaxial semiconductor layer 213, wherein the emitter region 208 is highly doped with the same conductivity type as the first epitaxial layer 204.
(26) The base epitaxial semiconductor for the NPN and the PNP can be either SiGe or silicon. The base epitaxial semiconductor can also be deposited in two operations, one for the NPN and one for the PNP.
(27) In another embodiment of the present invention is shown in
(28) The structure providing a PNP transistor 300 with a higher BV
(29) First an SOI wafer is provided as described in the present invention as shown in
(30) Next, a first masking and implant step is accomplished to create a highly (1e17 l/cm3) doped n-layer 106 under BOX 103 in PNP area. The highly doped n-layer 106 is vertically under the PNP area and extends toward an n-type poly-silicon plug 110 and couples to that plug.
(31) A second new masking and implant step after Pad Oxidation, before Nitride deposition is performed to create a uniform collector doping between 3e14-3e16 in active device region 104.
(32) A Third masking and etching step is accomplished to provide a hard mask for defining and to for deposition of a shallow trench insulation layer STI 105 in the active device region 104.
(33) Deep trenches 109 are formed to encircle the PNP transistor 300 and the n-type poly-silicon plug 110. The trenches extend from the top of the die to the bottom of the BOX 103 and the n-type poly-silicon plug 110 extends from the top of the die to and through the BOX 103 extending into the highly doped n-layer 106 under the BOX 103, wherein the n-type poly-silicon plug 110 touches the implanted n-layer under the BOX 103 and extends to the top of die providing a top contact to the implanted n-layer 106.
(34) A base epitaxial semiconductor layer 113 is deposited, defined and doped with an impurity of the opposite conductivity type on top of the active device region 104 with a base contact 111 coupled thereto.
(35) And finally an emitter region 108 covers a portion of the base epitaxial semiconductor layer 113, wherein the emitter region 108 is highly doped with the same conductivity type as the first epitaxial layer 104.
(36) The structure providing an NPN transistor 400 with a high BV
(37) First an SOI wafer is provided as described in the present invention as shown in
(38) Next, a first masking and implant step is accomplished to create a highly (1e17 l/cm3) doped p-layer 406 under BOX 103 in NPN area. The highly doped p-layer 106 is vertically under the NPN area and extends toward a p-type poly-silicon plug 210 and couples to that plug.
(39) A second new masking and implant step after Pad Oxidation, before Nitride deposition is performed to create a uniform collector doping between 3e14-3e16 l/cm3 in active device region 204.
(40) A Third masking and etching step is accomplished to provide a hard mask for defining and to for deposition of an insulator layer STI 105 in the active device region 204.
(41) Deep trenches 109 are formed, to encircle the NPN 400 transistor and the p-type poly-silicon plug 210. The trenches extend from the top of the die to the bottom of the BOX 103 and the p-type poly-silicon plug 210 extends from the top of the die to and through the BOX 103 extending into the highly doped p-layer 406 under the BOX 103, wherein the p-type poly-silicon plug 210 touches the implanted p-layer 406 under the BOX 103 and extends to the top of die providing a top contact to the implanted p-layer 406.
(42) A base epitaxial semiconductor layer 213 is deposited, defined and doped with an impurity of the opposite conductivity type on top of the active device region 204 with base contacts 211 coupled thereto.
(43) And finally an emitter region 208 covers a portion of the base epitaxial semiconductor layer 213, wherein the emitter region 208 is highly doped with the same conductivity type as the first epitaxial layer 204.
(44) The base epitaxial semiconductor for the NPN and the PNP can be either SiGe or silicon. The base epitaxial semiconductor can also be deposited in two operations, one for the NPN and one for the PNP.
(45)
(46) While various embodiments of the present invention have been described above, it should be understood that they have been presented by way of example only and not limitation. Numerous changes to the disclosed embodiments can be made in accordance with the disclosure herein without departing from the spirit or scope of the invention. Thus, the breadth and scope of the present invention should not be limited by any of the above described embodiments. Rather, the scope of the invention should be defined in accordance with the following claims and their equivalents.