Vertical channel-type 3D semiconductor memory device and method for manufacturing the same
09613981 ยท 2017-04-04
Assignee
Inventors
Cpc classification
H10D64/691
ELECTRICITY
H01L21/02667
ELECTRICITY
H10D64/661
ELECTRICITY
H10D30/693
ELECTRICITY
H10D64/693
ELECTRICITY
H10D64/035
ELECTRICITY
H10D62/832
ELECTRICITY
H10D30/683
ELECTRICITY
H10D62/852
ELECTRICITY
H01L21/0217
ELECTRICITY
H10B43/27
ELECTRICITY
H10B41/27
ELECTRICITY
H01L21/324
ELECTRICITY
International classification
H01L29/792
ELECTRICITY
H01L21/02
ELECTRICITY
H01L21/28
ELECTRICITY
H01L21/311
ELECTRICITY
H01L29/06
ELECTRICITY
H01L21/324
ELECTRICITY
H01L21/3213
ELECTRICITY
H01L29/49
ELECTRICITY
H01L29/20
ELECTRICITY
H01L29/161
ELECTRICITY
H01L29/16
ELECTRICITY
Abstract
A vertical channel-type 3D semiconductor memory device and a method for manufacturing the same are disclosed. In one aspect, the method includes depositing alternating insulating and electrode layers on a substrate to form a multi-layer film. The method further includes etching the film to the substrate to form through-holes, each of which defines a channel region. The method further includes depositing barrier, storage, and tunnel layers in sequence on inner walls of through-holes to form gate stacks. The method further includes depositing and incompletely filling a channel material on a surface of the tunnel layer of gate stacks to form a hollow channels. The method further includes forming drains in contact hole regions for bit-line connection in top portions of the hollow channels. The method further includes forming sources in contact regions between the through-holes and the substrate in bottom portions of the hollow channels.
Claims
1. A method of manufacturing a vertical channel-type 3D semiconductor memory device, comprising: depositing alternating layers of at least one insulating layer and at least one electrode material layer on a substrate to form a multi-layer film; etching the multi-layer film to the substrate to form a plurality of through-holes, each of which defines a respective channel region; depositing a barrier layer, a storage layer, and a tunnel layer in sequence on an inner wall of a respective one of the plurality of through-holes to form a plurality of gate stacks; depositing and incompletely filling a channel material on a surface of the tunnel layer of a respective one of the plurality of gate stacks to form a plurality of hollow channels; forming a plurality of drains in respective contact hole regions for bit-line connection in respective top portions of the plurality of hollow channels; and forming a plurality of sources in respective contact regions between the plurality of through-holes and the substrate in respective bottom portions of the plurality of hollow channels.
2. The method of claim 1, wherein each of the plurality of hollow channels has a column, annular, or strip shape, and/or wherein the channel material is selected from the group consisting of polysilicon, amorphous silicon, GeSi, Ge, GaAs, and InGaAs.
3. The method of claim 2, further comprising forming each of the plurality of hollow channels by depositing a polysilicon film directly on the surface of a respective one of the tunnel layers.
4. The method of claim 2, further comprising forming each the plurality of hollow channels by depositing an amorphous silicon film on the surface of a respective one of the tunnel layers, followed by high-temperature annealing.
5. The method of claim 1, wherein each of the plurality of gate stacks is a charge capturing-type memory gate stack based on separate charge storage or a floating gate-type memory gate stack based on continuous storage medium.
6. The method of claim 5, wherein the charge capturing-type memory gate stack comprises: a tunnel layer; a separate dielectric storage layer; and a barrier layer.
7. The method of claim 6, wherein the separate dielectric storage layer comprises SiN or a high-K dielectric material of HfO.
8. The method of claim 5, wherein the floating gate-type memory gate stack comprises: a tunnel layer; a storage layer; and a barrier layer.
9. The method of claim 8, wherein the storage layer comprises polysilicon, metal, or a combination of polysilicon and metal.
10. The method of claim 1 further comprising performing a surface process on respective surfaces of the plurality of hollow channels to reduce defective states at the respective surfaces.
11. The method of claim 10, wherein performing the surface process comprises annealing in nitrogen gas so as to reduce dangling bonds at the respective surfaces of the plurality of hollow channels.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
DETAILED DESCRIPTION OF CERTAIN EMBODIMENTS
(10) The disclosure will be further illustrated in detail in the following embodiments in conjunction with the accompanying drawings, so that the object, solution and advantages of the disclosed technology will become more apparent.
(11)
(12)
(13)
(14) The disclosed technology may enhance consistency of the memory cells by obtaining uniform polysilicon channel thickness and increase the carrier mobility by decreasing scattering of carriers by back interface defects of the polysilicon channel. Thus, the disclosed technology proposes a hollow channel structure based on a concept of air-gap and applies it to a 3D memory.
(15)
(16) On the basis of the structure of the hollow-channel memory cell 405 employing the concept of air-gap and the 3D flash array with such memory cells 405 as shown in
(17) Each of the plurality of hollow channels 407, 409 may be any one selected from a group consisting of a hollow column-shaped channel, a hollow annular-shaped channel, and a hollow strip-shaped channel formed by introducing an air-gap. The channel material may comprise any one selected from a group consisting of: polysilicon, amorphous silicon, GeSi, Ge, GaAs, and InGaAs. Each of the plurality of hollow channels 407, 409 may be formed by depositing a polysilicon film directly on the surface of a respective one of the tunnel layers if the channel material comprises the polysilicon. Each of the plurality of hollow channels 409 may be formed by depositing an amorphous silicon film on the surface of a respective one of the tunnel layers followed by high-temperature annealing if the channel material comprises the amorphous silicon. Various surface processes may be applied on respective surfaces of the plurality of hollow channels 407, 409 to reduce defective states at the respective surfaces.
(18) Each of the plurality of gate stacks 580 may be a charge capturing-type memory gate stack based on separate charge storage or a floating gate-type memory gate stack based on continuous storage medium. The charge capturing-type memory gate stack 580 may comprise a tunnel layer/separate dielectric storage layer/barrier layer structure. The separate dielectric storage layer may comprise SiN or a high-K dielectric material such as HfO. The floating gate-type memory gate stack may comprise a tunnel layer/storage layer/barrier layer structure. The storage layer may comprise polysilicon or metal, or a combination of polysilicon and metal.
(19) It should be noted that the hollow-shaped cell and the array structure shown in
(20) Based on different hollow-channel structures, the vertical memory cell may employ any one selected from a group consisting of a vertical planar-gate structure, a vertical dual-gate structure, and a vertical annular-gate structure. Thus, source and drain regions (e.g. SL and BL contact regions of the NAND string) of the vertical NAND memory string comprising such vertical cells may be formed by a same type of doping (both are N type or P type doping) or different types of doping (e.g. the source region is formed by N type doping and the drain region is formed by P-type doping; and vice versa). Alternatively, the source and/or drain region may be formed of different materials (e.g. the contact region for the BL region may comprises metal silicide which is different from the channel material). Meanwhile, the gate stack of such memory cell may be a charge capturing-type memory gate stack based on separate charge storage or a floating gate-type memory gate stack based on continuous storage medium. The charge capturing-type memory gate stack may comprise a tunnel layer/separate dielectric storage layer (e.g., SiN layer)/barrier layer structure. The floating gate-type memory gate stack may comprise a tunnel layer/storage layer/barrier layer structure. The storage layer may comprise polysilicon or metal, or a combination of polysilicon and metal. The tunnel layer, the storage layer and the barrier layer of the gate stack may be all within a deep hole/groove formed by etching. Alternatively, these layers may not be within the deep hole/groove, and the deposition of the gate stack may be accomplished by the gate-last process prior to the deposition of a gate electrode and after formation of a polysilicon channel. Alternatively, these layers may be partially within the etched deep hole/groove. For example, the deposition of the gate stack may be accomplished by forming the tunnel layer prior to the deposition of polysilicon in the deep hole/groove and forming the storage layer and the barrier layer by the gate-last process prior to the deposition of the gate electrode.
(21) Furthermore, the hollow-channel structure based on such a concept may be used for various vertical channel-type 3D flash devices employing the gate-last process (such as BiCS structure, a p-BiCS structure, or a SCP-NAND structure), and it may also be used for various vertical channel-type 3D flash devices employing the gate-first process (such as a TCAT structure).
(22)
(23) In block 650, method 600 performs surface processing on respective surfaces of the plurality of hollow channels to reduce defective states at the respective surfaces. The surface processing may comprise annealing in nitrogen gas so as to reduce dangling bonds at the respective surfaces of the plurality of hollow channels. In block 660, method 600 forms a plurality of drains in respective contact hole regions for bit-line connection in respective top portions of the plurality of hollow channels. In block 670, method 600 forms a plurality of sources in respective contact regions between the plurality of through-holes and the substrate in respective bottom portions of the plurality of hollow channels.
(24)
(25)
(26)
(27)
(28)
(29) By employing the above steps, a 3D memory array with vertical hollow channels may be effectively implemented. The polysilicon channels may also be implemented by omitting the steps shown in
(30) As can be seen from above, since the hollow channel is employed, even if the etching angle of the deep hole is not vertical, a polysilicon channel with a uniform thickness may be obtained by controlling the deposition time of the thin film of the channel region, which may relax requirement of the etching process. In addition, such a structure may also relax requirement on quality of filling the completely-filled channel. Thus, the manufacturing process of the disclosed technology is relatively simple and the cost of manufacturing is reduced, which facilitates industrial application and promotion.
(31) The example of
(32) In a conventional vertical-channel 3D memory, a column-shaped polysilicon channel structure is formed by filling or epitaxial growth followed by annealing after defining a channel region by etching a deep hole. The disclosed technology introduces an air-gap to form a polysilicon channel with a hollow column-shape, a hollow annular-shape or a hollow strip-shape. The vertical-channel 3D memory device having the air-gap may effectively overcome the technical problem of a small channel current at an on-state caused by the low carrier mobility of the conventional polysilicon channel, by decreasing the channel stress during the crystallization process of the channel, improving the consistency of the thickness of the channel, and/or reducing the defect density at the back interface and within the bulk crystal lattice. This may improve the consistency and reliability of the respective memory cells along the vertical direction, and effectively decrease the difficulty and cost to manufacturing the vertical channel.
(33) Furthermore, the concept of the hollow air-gap according to the disclosed technology is not limited to be applied to the polysilicon channel, it may also be applied to the formation of a vertical hollow electrode in a 3D crossing array of a resistive memory structure. For example, the hollow structure may be applied to a vertical electrode of a 3D vertical cross-bar-type resistive memory based on the concept of the resistive memory.
(34) While the disclosure has been described with reference to specific embodiments about the object, technical solution and the technical effect of the disclosed technology, it should be understood that the description is illustrative of the disclosure and is not to be considered as limiting the disclosure. Various modifications, replacements and improvements may occur for those skilled in the art without departing from the true spirit and scope of the disclosure.