Tuning tensile strain on FinFET
12538569 ยท 2026-01-27
Assignee
Inventors
- Kuo-Cheng Chiang (Zhubei, TW)
- Zhi-Chang Lin (Zhubei, TW)
- Guan-Lin Chen (Baoshan Township, TW)
- Ting-Hung Hsu (MiaoLi, TW)
- Jiun-Jia Huang (Beigang Township, TW)
Cpc classification
H10P14/6544
ELECTRICITY
H10D84/0179
ELECTRICITY
H10D30/797
ELECTRICITY
H10D30/791
ELECTRICITY
H10D84/856
ELECTRICITY
H10D30/792
ELECTRICITY
International classification
H10D30/01
ELECTRICITY
H10D30/69
ELECTRICITY
H10D62/10
ELECTRICITY
H10D84/01
ELECTRICITY
Abstract
A fin field effect transistor (FinFET) having a tunable tensile strain and an embodiment method of tuning tensile strain in an integrated circuit are provided. The method includes forming a source/drain region on opposing sides of a gate region in a fin, forming spacers over the fin, the spacers adjacent to the source/drain regions, depositing a dielectric between the spacers; and performing an annealing process to contract the dielectric, the dielectric contraction deforming the spacers, the spacer deformation enlarging the gate region in the fin.
Claims
1. A method of forming an integrated circuit, comprising: forming a dielectric layer over a substrate, the dielectric layer having an opening, an entirety of a sidewall of the dielectric layer facing the opening being covered with a liner in a cross-sectional view; after forming the dielectric layer having the opening and the liner, performing an annealing process, the annealing process contracting the dielectric layer, thereby enlarging the opening, wherein after the annealing process the sidewall of the dielectric layer is concave; and after performing the annealing process, forming a conductive element in the opening.
2. The method of claim 1, wherein the substrate comprises a dummy gate oxide over a channel region, wherein the opening exposes the dummy gate oxide, further comprising: removing the dummy gate oxide; and forming a gate dielectric in the opening, wherein the conductive element is a gate electrode.
3. The method of claim 2, wherein removing the dummy gate oxide is performed after performing the annealing process.
4. The method of claim 1, further comprising: forming a dummy gate structure; forming spacers adjacent to sidewalls of the dummy gate structure, wherein forming the dielectric layer comprises forming the dielectric layer adjacent the spacers; and removing the dummy gate structure to form the opening, wherein the spacers form the liner.
5. The method of claim 4, wherein the annealing process deforms the spacers.
6. The method of claim 1, wherein the conductive element is a portion of a gate structure of an NMOS device.
7. The method of claim 6, further comprising: forming a PMOS device in a PMOS region; and forming a mask layer over the PMOS region, wherein the mask layer remains over the PMOS region while performing the annealing process.
8. A method of forming an integrated circuit, the method comprising: providing a substrate having a conductive region; forming a first dielectric layer over the conductive region, the first dielectric layer having an opening over the conductive region, a second dielectric layer being along sidewalls of the opening in the first dielectric layer; after forming the first dielectric layer having the opening and the second dielectric layer along sidewalls of the opening, contracting the first dielectric layer, thereby expanding the opening, wherein the first dielectric layer has an upper surface at a first distance above the conductive region prior to contracting the first dielectric layer, wherein contracting the first dielectric layer reduces a thickness of the first dielectric layer, wherein the upper surface is at a second distance above the conductive region after contracting the first dielectric layer, the first distance being greater than the second distance; and after contracting the first dielectric layer, forming a conductive material over the conductive region within the opening.
9. The method of claim 8, wherein contracting comprises contracting the first dielectric layer to deform the second dielectric layer.
10. The method of claim 9, wherein the second dielectric layer is laterally between the first dielectric layer and the opening.
11. The method of claim 8, wherein an insulating layer extends between the opening and the conductive region while contracting the first dielectric layer.
12. The method of claim 11, further comprising removing the insulating layer along a bottom of the opening after contracting the first dielectric layer and before forming the conductive material.
13. The method of claim 11, wherein contracting the first dielectric layer comprises annealing at a temperature in a range from 500 C. to 650 C.
14. The method of claim 13, wherein the annealing is performed for a duration in a range from 60 minutes to 120 minutes.
15. The method of claim 14, wherein the annealing is performed at a pressure of 1 atmosphere.
16. The method of claim 15, wherein the annealing outgases at least one of nitrogen and hydrogen from the first dielectric layer.
17. A method of forming an integrated circuit, the method comprising: forming an opening through a dielectric layer, wherein sidewalls of the opening comprise a first liner along sidewalls of the dielectric layer, wherein the first liner separates the dielectric layer from the opening; after forming the opening through the dielectric layer with the first liner along the sidewalls of the dielectric layer, contracting the dielectric layer, thereby expanding the opening and deforming the dielectric layer and the first liner; and after the contracting, forming a conductive element within the opening.
18. The method of claim 17, further comprising forming a second liner within the opening, wherein the conductive element is formed over the second liner.
19. The method of claim 18, wherein the second liner comprises a gate dielectric layer and the conductive element comprises a gate electrode.
20. The method of claim 17, wherein contracting the dielectric layer comprises outgassing nitrogen or hydrogen.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) For a more complete understanding of the present disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawing, in which:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9) Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the embodiments and are not necessarily drawn to scale.
DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
(10) The making and using of the present embodiments are discussed in detail below. It should be appreciated, however, that the present disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative, and do not limit the scope of the disclosure.
(11) The present disclosure will be described with respect to embodiments in a specific context, namely a FinFET. The disclosure may also be applied, however, to other integrated circuits, electronic structures, and the like.
(12) Referring now to
(13) Referring now to
(14) Referring now to both
(15) Referring now to
(16) Referring collectively to
(17) After the fins 36 have been formed, an oxide deposition process is performed to generate the shallow trench isolation (STI) regions 38 on opposing sides of the fins 36. Thereafter, a chemical-mechanical polishing (CMP) process is performed to smooth the top surface of the device. Next, the hard mask 32 shown in
(18) After the hard mask 32 has been removed, a well implantation and an annealing step are performed. Thereafter, a dummy gate oxide 40 (i.e., IO OX) (see
(19) Still referring to
(20) Next, as shown in
(21) As shown in
(22) Next, referring collectively to
(23) After the polysilicon layer 42 has been removed, an extra annealing process is performed. In an embodiment, the extra annealing process is performed at a temperature of between about 500 C. to about 650 C., for a time of between about 60 minutes to about 120 minutes, and/or at a pressure of about 1 atmosphere. In other embodiments, other temperatures, times, and pressures may be employed in order to achieve desired results.
(24) In an embodiment, the annealing process causes elements such as, for example, nitrogen and hydrogen, to be off gassed from dielectric 48 as shown in
(25) The contraction or shrinking of the dielectric 48 bends or otherwise deforms the spacers 50 in the n-type FinFET 20 as shown in
(26) Still referring to
(27) In an embodiment, a middle portion of each of the spacers 50 in
(28) After the extra annealing process has been performed and the spacers 50 of the n-type FET 20 bent or deformed as shown in
(29) After the gate electrode structure 56 has been formed in the n-type FinFET 20 as shown in
(30) Thereafter, the dummy gate oxide 40 in
(31) Referring to
(32) Referring now to
(33) The n-type FinFETs 70, 74 in
(34) Unlike the transistors in
(35) Referring now to
(36) In
(37) An embodiment method of method of tuning tensile strain in an integrated circuit includes forming a source/drain region on opposing sides of a gate region in a fin, forming spacers over the fin, the spacers adjacent to the source/drain regions, depositing a dielectric between the spacers; and performing an annealing process to contract the dielectric, the dielectric contraction deforming the spacers, the spacer deformation enlarging the gate region in the fin.
(38) An embodiment fin field effect transistor (FinFET) having a tunable tensile strain includes a source/drain region on opposing sides of an enlarged gate region in a fin, a contracted dielectric disposed over the source/drain regions, and spacers disposed over the fin, an amount of deformation of the spacers due to the contracted dielectric and contributing to a length of the enlarged gate region in the fin.
(39) An embodiment integrated circuit having a tunable tensile strain includes a p-type metal-oxide-semiconductor (PMOS) device with a first gate region, and an n-type metal-oxide-semiconductor (NMOS) device adjacent the PMOS device, the NMOS device including deformed spacers on opposing sides of a contracted dielectric, the deformed spacers adjacent a second gate region, a length of the second gate region greater than a length of the first gate region.
(40) While the disclosure provides illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.