SEMICONDUCTOR STRUCTURE
20260047174 ยท 2026-02-12
Assignee
Inventors
- Kuo-Chiang Tsai (Hsinchu City, TW)
- Tien-Hung Cheng (Hsinchu City, TW)
- Jeng-Ya YEH (New Taipei City, TW)
- Mu-Chi Chiang (Hsinchu, TW)
Cpc classification
H10D84/0149
ELECTRICITY
H10D64/01
ELECTRICITY
International classification
Abstract
A semiconductor device includes a source via having a body portion and a barrier layer surrounding the body portion, and the body portion is in physical contact with the source contact. Furthermore, the barrier layer includes at least one sidewall section separating the source via from an adjacent via structure. As such, the via to via leakage may be prevented. Overall, by providing a semiconductor device having the above structures, the contact resistance is reduced, and the device performance is further improved.
Claims
1. A structure, comprising: a source contact disposed on a source region of a substrate; and a source via disposed on and electrically connected to the source contact, wherein the source via comprises a body portion and a barrier layer surrounding the body portion, the body portion has a first part that is overlapped and contacting the source contact, and a second part that is non-overlapped with the source contact, and wherein a height of the first part is greater than a height of the second part of the body portion.
2. The structure according to claim 1, wherein the barrier layer is covering a bottom surface of the second part of the body portion, and is exposing a bottom surface of the first part of the body portion.
3. The structure according to claim 1, wherein a bottom surface of the first part of the body portion is directly contacting the source contact, and a bottom surface of the barrier layer is leveled with the bottom surface of the first part of the body portion.
4. The structure according to claim 1, further comprising an interlayer dielectric laterally surrounding the source via, wherein the interlayer dielectric is contacting the first part of the body portion, and is physically separated from the second part of the body portion by the barrier layer.
5. The structure according to claim 1, wherein the barrier layer comprises a first sidewall section covering a sidewall of the first part of the body portion, and a second sidewall section covering a sidewall of the second part of the body portion, wherein a width of the first sidewall section reduces along a height direction of the source via, and a width of the second sidewall section is kept constant along the height direction of the source via.
6. The structure according to claim 1, further comprising: a drain contact disposed aside the source contact; and a drain via disposed on and electrically connected to the drain contact, wherein the drain via includes a barrier-less body portion.
7. The structure according to claim 6, wherein a top surface area of the source via is greater than a top surface area of the drain via.
8. A structure, comprising: a plurality of gate structures extending along a first direction; a plurality of drain contacts extending along the first direction and disposed between the plurality of gate structures; a plurality of drain vias connected to the plurality of drain contacts, wherein the plurality of drain vias comprises a first body portion directly contacting the plurality of drain contacts, a plurality of source contacts extending along the first direction and disposed between the plurality of gate structures; and a plurality of source vias connected to the plurality of source contacts, wherein the plurality of source vias comprises a second body portion directly contacting the plurality of source contacts and a barrier layer surrounding the second body portion, and an area of the second body portion contacting the plurality of source contacts is greater than an area of the first body portion contacting the plurality of drain contacts.
9. The structure according to claim 8, further comprising: a plurality of fin structures extending along a second direction perpendicular to the first direction, wherein the plurality of gate structures are disposed on and intersected with the plurality of fin structures.
10. The structure according to claim 8, wherein the plurality of source vias comprises at least a first source via and a second source via connected to the plurality of source contacts, the first source via and the second source via respectively comprises an overlapping portion overlapped with the plurality of source contacts, and a non-overlapping portion non-overlapped with and extending beyond the plurality of source contacts, and wherein the non-overlapping portion of the first source via is extending beyond the plurality of source contacts along the first direction, and the non-overlapping portion of the second source via is extending beyond the plurality of source contacts along a second direction perpendicular to the first direction.
11. The structure according to claim 10, wherein the plurality of source vias further comprises a third source via connected to the plurality of source contacts, the third source via comprises the overlapping portion overlapped with the plurality of source contacts, and the non-overlapping portion non-overlapped with and extending beyond the plurality of source contacts, wherein a length of the third source via measured along the second direction is greater than a length of the second source via and a length of the first source via measured along the second direction.
12. The structure according to claim 8, further comprising: first metal lines extending along a second direction perpendicular to the first direction, and disposed on and electrically connected to the plurality of drain vias; and second metal lines extending along the second direction, and disposed on and electrically connected to the plurality of source vias, wherein a width of the second metal lines measured along the first direction is greater than a width of the first metal lines measured along the first direction.
13. The structure according to claim 8, further comprising: an interlayer dielectric laterally surrounding the plurality of drain vias and the plurality of source vias, wherein the interlayer dielectric is physically contacting the first body portion of the plurality of drain vias, and is physically separated from the second body portion of the plurality of source vias.
14. The structure according to claim 8, wherein a bottom surface of the second body portion of the plurality of source vias has a step height difference.
15. A structure, comprising: a drain contact disposed on a substrate, and a drain via disposed on the drain contact, wherein the drain via has a first height; and a source contact disposed on the substrate, and a source via disposed on the source contact, wherein the source via comprises a first body portion overlapped with the source contact, and a second body portion non-overlapped with the source contact, a height of the first body portion is equal to the first height, and a height of the second body portion is smaller than the first height.
16. The structure according to claim 15, wherein the source via further comprises a barrier layer surrounding the second body portion of the source via, and wherein the barrier layer comprises a first sidewall section covering a sidewall of the second body portion, and a bottom section covering a bottom surface of the second body portion of the source via.
17. The structure according to claim 16, wherein the barrier layer further comprises a second sidewall section covering a sidewall of the first body portion of the source via, a width of the second sidewall section reduces along a height direction of the first body portion, and a width of the first sidewall section is kept constant along a height direction of the second body portion of the source via
18. The structure according to claim 16, further comprising: a second source contact disposed on the substrate; and a second source via connected to the second source contact, wherein the second source via includes a body portion and a barrier layer surrounding the body portion, and the body portion is in physical contact with the second source contact, and an arrangement of the barrier layer of the second source via is different from an arrangement of the barrier layer of the source via.
19. The structure according to claim 15, further comprising: a dielectric layer laterally surrounding the drain contact and the source contact; and an interlayer dielectric laterally surrounding the drain via and the source via, wherein the interlayer dielectric is directly contacting the drain via.
20. The structure according to claim 19, wherein the interlayer dielectric is physically separated from the first body portion and the second body portion of the source via.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0003] Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the critical dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
[0004]
[0005]
[0006]
[0007]
[0008]
[0009]
DETAILED DESCRIPTION
[0010] The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a second feature over or on a first feature in the description that follows may include embodiments in which the second and first features are formed in direct contact, and may also include embodiments in which additional features may be formed between the second and first features, such that the second and first features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
[0011] Further, spatially relative terms, such as beneath, below, lower, on, over, overlying, above, upper and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
[0012] The fins may be patterned by any suitable method. For example, the fins may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes. Generally, double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process. For example, in one embodiment, a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers may then be used to pattern the fins.
[0013] As semiconductor fabrication progresses to ever smaller technology nodes, the overall contribution made by contact resistances may begin to degrade device performance, such as device speed. In general, contact resistance reduces when the contact surface area increases. It is noted that the contact surface area on the source side is often determined by the via structure designs. On the other hand, contact surface area on the drain side is often limited to the metal line width regardless of the via structure designs. Furthermore, it is noted that via structures made with a barrier layer usually have high contact resistance. On the other hand, if the via structures are made to be barrier-free, via to via leakage may occur if two via structures are arranged nearby. In some embodiments of the present disclosure, to further reduce contact resistance and improve device performance, the source side vias (source side power rail) are made with a partially barrier-free bottom surface. Furthermore, the source side vias are made with a barrier layer on sidewalls of the source vias to block via to via leakage path.
[0014]
[0015] As illustrated in
[0016] In some embodiments, the semiconductor device 100 further includes a plurality of source contacts SC1SC11, a plurality of drain contacts DC1DC7, and a plurality of interconnect structures IC1IC6 disposed over the substrate. The source contacts SC1SC11, the drain contacts DC1DC7 and the interconnect structures IC1IC6 are extending along the first direction D1 and disposed in parallel with the gate structures G1G16. In some embodiments, the source contacts SC1SC11 are disposed on the source regions 110B (not shown), while the drain contacts DC1DC7 are disposed over the drain regions 110A (not shown). In some embodiments, the interconnect structures IC1IC6 may be connected to drain contacts or source contacts located in other regions of the semiconductor device 100.
[0017] As illustrated in
[0018] The source contact SC2 and the interconnect structure IC1 are disposed in between the gate structure G2 and the gate structure G4. The drain contact DC2 and the source contact SC3 are disposed in between the gate structure G3 and the gate structure G5. The drain contact DC3 and the source contact SC4 are disposed in between the gate structure G4 and the gate structure G6. The drain contact DC4 is disposed in between the gate structure G5 and the gate structure G7. The interconnect structure IC2 is disposed in between the gate structure G6 and the gate structure G8. The interconnect structure IC3 is disposed in between the gate structure G7 and the gate structure G9. The source contact SC5 is disposed in between the gate structure G8 and the gate structure G10. The interconnect structure IC4 and the source contact SC6 are disposed in between the gate structure G9 and the gate structure G11. The interconnect structure IC5 is disposed in between the gate structure G10 and the gate structure G12. The interconnect structure IC6 is disposed in between the gate structure G11 and the gate structure G13. The source contact SC7 is disposed in between the gate structure G12 and the gate structure G14. The drain contact DC5 and the source contact SC8 are disposed in between the gate structure G13 and the gate structure G15. The drain contact DC6 and the source contact SC9 are disposed in between the gate structure G14 and the gate structure G16. The source contact SC10 and the drain contact DC7 are disposed on another side of the gate structure G15, opposite to the drain contact DC5 and the source contact SC8. Furthermore, the source contact SC11 is disposed on another side of the gate structure G16, opposite to the drain contact DC6 and the source contact SC9.
[0019] Moreover, the semiconductor device 100 further comprises a plurality of source vias SV1SV11 disposed on the source contacts SC1SC11 and a plurality of drain vias DV1DV7 disposed on the drain contacts DC1DC7. In the exemplary embodiment, each of the source vias SVISV11 are disposed on and connected to each of the source contacts SC1SC11. In some embodiments, each of the source vias SV1SV11 includes a body portion and a barrier layer surrounding the body portion (not shown), whereby the body portion is in physical contact with the respective source contacts SC1SC11. In some embodiments, the body portion of the source vias SV1SV11 has an overlapping portion (SV1-A, SV2-A, SV3-A, SV4-A, SV5-A, SV6-A, SV7-A, SV8-A, SV9-A, SV10-A, SV11-A) and a non-overlapping portion (SV1-B, SV2-B, SV3-B, SV4-B, SV5-B, SV6-B, SV7-B, SV8-B, SV9-B, SV10-B, SV11-B). For example, the overlapping portions SV1-ASV11-A are overlapped with and connected to the respective source contacts SC1SC11, while the non-overlapping portions SV1-BSV11-B are extending from the overlapping portions SV1-ASV11-A, and non-overlapped with the source contacts SC1SC11. In some embodiments, the source vias SV1SV11 has a quadrilateral-shape, such as a square shape or rectangular shape. However, the disclosure is not limited thereto, and the shapes of the source vias SV1SV11 may be adjusted based on design requirements.
[0020] In some embodiments, each of the drain vias DV1DV7 are disposed on and connected to each of the drain contacts DC1DC7. The drain vias DV1DV7 may include a barrier-less body portion. In other words, the drain vias DV1DV7 are vias without a barrier layer. In the exemplary embodiment, a length (or width) of the source vias SV1SV11 extending in the first direction D1 is greater than a length (or width) of the drain vias DV1DV7 extending in the first direction D1. Furthermore, a length (or width) of the source vias SV5SV7, SV10SV11 extending in the second direction D2 is greater than a length (or width) of the drain vias DV1DV7 extending in the second direction D2. In some embodiments, a top surface area of all the source vias SV1SV11 is greater than the top surface area of all the drain vias DV1DV7. Furthermore, a source contact surface area (landing surface) of the source vias SV1SV11 to the respective source contacts SC1SC11 is greater than a drain contact surface area of the drain vias DV1DV7 to the respective drain contacts DC1DC7.
[0021] As further illustrated in
[0022] In the semiconductor device 100, by designing the source vias SVISV11 to include a body portion and a barrier layer surrounding the body portion, whereby the body portion is in physical contact with the respective source contact SC1SC11, the contact resistance may be reduced and the via to via leakage may be prevented. The method of fabricating the semiconductor device 100 will be described in more detail by referring to
[0023]
[0024] Referring to
[0025] As illustrated in
[0026] In some embodiments, isolation structures 106 are formed over the substrate to surround the fin structures 104. In some embodiments, the isolation structures 106 electrically separate various components of the semiconductor device 100. The isolation structures 106 may include silicon oxide, silicon nitride, silicon oxynitride, fluoride-doped silicate glass (FSG), a low-k dielectric material, and/or other suitable materials. In some embodiments, the isolation structures 106 may include shallow trench isolation (STI) features. In one embodiment, the isolation structures 106 are formed by etching trenches in the substrate 102 during the formation of the fin structures 104. The trenches may then be filled with an isolating material described above, followed by a chemical mechanical planarization (CMP) process. Other isolation structure such as field oxide, local oxidation of silicon (LOCOS), and/or other suitable structures may also be implemented as the isolation structures 106. Alternatively, the isolation structures 106 may include a multi-layer structure, for example, having one or more thermal oxide liner layers.
[0027] In some embodiments, gate structures 120 (corresponding to gate structures G1G16 shown in
[0028] In some embodiment, the drain region 110A is disposed over the fin structures 104. Furthermore, in another region of the substrate 102 (not shown), source regions 110B may be disposed over other fin structures 104. The source regions 110B and drain regions 110A are formed over the recessed fin structures 104 by any suitable methods, such as epitaxial growth methods, or the like. In some embodiments, the source regions 110B and/or drain regions 110A are formed over (or merges over) two recessed fin structures 104. However, the disclosure is not limited thereto, and the source regions 110B and/or drain regions 110A may be formed over one of the recessed fin structures 104.
[0029] In some embodiments, a dielectric layer 124 is formed on the substrate 102 to surround the gate structures 120 and the spacers layers 122. An etch-stop layer 126 is formed on the dielectric layer 124, and an interlayer dielectric 128 is formed on the etch-stop layer 126. The etch-stop layer 126 may be a silicon nitride (SiN) layer, or other suitable materials for protecting the underlying layers from etching processes. In some embodiments, the dielectric layer 124 and the interlayer dielectric 128 shown in
[0030] As further illustrated in
[0031] Referring to
[0032] Referring to
[0033] Subsequently, the interlayer dielectric 132 is patterned and portions of the etch-stop layer 130 are removed to form the openings OP4. The openings OP4 may be formed by any suitable methods. For example, in some embodiments, a patterned photoresist layer may be formed over the interlayer dielectric 132, whereby the patterned photoresist layer reveals portions of the interlayer dielectric 132. The patterned photoresist layer may be formed by lithography process that includes photoresist coating, exposure to ultraviolet (UV) radiation, and developing process. A hard mask, such as silicon nitride, or other suitable material, may be further used. In some embodiments, the openings of the patterned photoresist layer are first transferred to the hard mask by etching. Thereafter, an etching process, such as dry etching, wet etching or a combination thereof, is conducted to remove the exposed portions of the interlayer dielectric 132 to form the openings OP4. In some embodiments, the openings OP4 reveal the top surfaces of the drain contacts DC1DC7.
[0034] Referring to
[0035] Referring to
[0036] Referring to
[0037] Referring to
[0038] Referring to
[0039] In some embodiments, the body portion BP1 of the source vias SV1SV11 includes an overlapping portion SV1-ASV11-A (SV4-A, SV5-A as shown in
[0040] In the exemplary embodiment, the sidewall sections BL1-B, BL1-C, BL1-D and BL1-E of the barrier layer BL1 respectively covers four sidewall surfaces of the body portion BP1. Furthermore, the bottom section BL1-A partially covers a bottom surface of the body portion BP1. For example, the bottom section BL1-A of the barrier layer BL1 covers the non-overlapping portion SV1-BSV11-B (SV4-B, SV5-B as shown in
[0041] As further illustrated in
[0042] In the exemplary embodiment, the width or length of the source vias SV1SV11 along the first direction D1 (as shown in
[0043] After forming the source vias SV1SV11 and the drain vias DV1DV7, metal lines ML1 are disposed on and connected to the drain vias DV1DV7, while metal lines ML2 are disposed on and connected to the source vias SV1SV11 in the way as shown in
[0044]
[0045] In the exemplary embodiment, the body portion BP1 of the source via SV4 has an overlapping portion SV4-A that is in direct contact with the source contact SC4, thus the contact resistance may be further reduced. Furthermore, the source via SV4 at least include a barrier layer BL1 having a sidewall section BL1-B that blocks the via to via leakage path form the source via SV4 to the drain via DV3. As such, the device performance of the semiconductor device 100 can be further improved. Although, the source via SV4 is used as an example in the embodiment shown in
[0046]
[0047] In the exemplary embodiment, the body portion BP1 of the source via SV4 has a first sidewall surface (surface of non-overlapping portion SV4-B) facing the drain via DV3, and a second sidewall surface (surface of overlapping portion SV4-A) facing away from the drain via DV3. For example, the second sidewall surface of the body portion BP1 (or surface of overlapping portion SV4-A) is revealed by the barrier layer BL1. Since the body portion BP1 of the source via SV4 has an overlapping portion SV4-A that is in direct contact with the source contact SC4, the contact resistance may be further reduced. Furthermore, the source via SV4 at least include a barrier layer BL1 having a sidewall section BL1-B that blocks the via to via leakage path form the source via SV4 to the drain via DV3. As such, the device performance of the semiconductor device 100 can be further improved. Furthermore, due to the absence of any via structures arranged aside the source via SV4 opposite to the side of the drain via DV3, at least one sidewall surface of the overlapping portion SV4-A of the source via SV4 may be barrier-free. In other words, depending on whether two via structures are arranged nearby, the source vias SV1SV11 may include a barrier layer BL1 located on a side surface to prevent via to via leakage, or at least one side surface may be barrier-free due to the absence of via structures nearby.
[0048] Although, the source via SV4 is used as an example in the embodiment shown in
[0049]
[0050]
[0051] In the above-mentioned embodiments, the semiconductor device includes a source via having a body portion and a barrier layer surrounding the body portion, and the body portion is in physical contact with the source contact. Furthermore, the barrier layer includes at least one sidewall section separating the source via from an adjacent via structure. As such, the via to via leakage may be prevented. Overall, by providing a semiconductor device having the above structures, the contact resistance is reduced, and the device performance is further improved.
[0052] In accordance with some embodiments of the present disclosure, a semiconductor device includes a source region and a drain region, a source contact, a drain contact, a drain via and a source via. The source region and the drain region are disposed over a substrate. The source contact is disposed on the source region. The drain contact is disposed on the drain region. The drain via is connected to the drain contact, wherein the drain via includes a barrier-less body portion. The source via is connected to the source contact, wherein the source via includes a body portion and a barrier layer surrounding the body portion, and the body portion is in physical contact with the source contact.
[0053] In accordance with some other embodiments of the present disclosure, a semiconductor device includes a gate structure, a first source contact and a first drain contact, a first source via, a first drain via and a dielectric layer. The first source contact and the first drain contact are disposed aside the gate structure. The first source via is connected to the first source contact, wherein the first source via includes a body portion and a barrier layer surrounding the body portion, and a bottom surface of the body portion has a step height difference. The first drain via is connected to the first drain contact, wherein the barrier layer of the first source via is separating the body portion of the first source via from the first drain via. The dielectric layer is surrounding the first source via and the first drain via.
[0054] In accordance with yet another embodiment of the present disclosure, a method of fabricating a semiconductor device is described. The method includes the following steps. A source region and a drain region are disposed over a substrate. A source contact is disposed on the source region. A drain contact is disposed on the drain region. A drain via is formed to be connected to the drain contact, wherein the drain via includes a barrier-less body portion. A source via is formed to be connected to the source contact, wherein the source via includes a body portion and a barrier layer surrounding the body portion, and the body portion is in physical contact with the source contact.
[0055] The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.