Chip synchronization by a master-slave circuit
09846665 · 2017-12-19
Assignee
Inventors
Cpc classification
G06F13/364
PHYSICS
G06F2205/067
PHYSICS
G06F5/065
PHYSICS
International classification
G06F13/364
PHYSICS
Abstract
A master-slave circuit is disclosed that maintains synchronization between two integrated circuit chips, using minimal chip resources. In one embodiment, a single, bidirectional communication path is shared by the two chips. Meanwhile, only one I/O port on each chip is used to send and receive signals via the bidirectional communication path. The first chip to detect a signal event is designated the master and controls the bidirectional communication path. The master can communicate the status to the other chip by controlling the logic state of the I/O ports. When the second chip detects that the I/O port is controlled by the first chip, the second chip will logically deduce that it is now the slave. If both chips detect the signal event at substantially the same time, one of the two chips is pre-programmed to assume control of the I/O port as the master.
Claims
1. A master-slave circuit comprising: a first integrated circuit chip having a first communication control circuit coupled to a first input/output port, the first communication control circuit being configured to output a first communication control signal having a first duration upon detection of a signal event by the first integrated circuit chip; a second integrated circuit chip having a second communication control circuit coupled to a second input/output port, the second communication control circuit being configured to output a second communication control signal having a second duration upon detection of the signal event by the second integrated circuit chip, the second duration being less than the first duration; and a bidirectional signal path coupling the first and second integrated circuit chips to one another via the first and second input/output ports, the first and second communication control circuits being configured to drive a common logic state of the first and second input/output ports based on the first and second communication control signals, wherein one of the first and second integrated circuit chips is dynamically configured as a master chip, and the other of the first and second integrated circuit chips is dynamically configured as a slave chip, based on the first and second communication control signals.
2. The master-slave circuit of claim 1 wherein the common logic state of the first and second input/output ports indicates whether or not the signal event has been detected by either one of the first and second integrated circuit chips.
3. The master-slave circuit of claim 2 wherein the signal event includes signal noise.
4. The master-slave circuit of claim 1 wherein a first one of the first and second integrated circuit chips that detects the signal event assumes control of the bidirectional signal path as the master chip.
5. The master-slave circuit of claim 1 wherein the first integrated circuit chip is configured to assume control of the bidirectional signal path when the signal event is detected by both the first and second integrated circuit chips simultaneously.
6. The master-slave circuit of claim 1 wherein the second integrated circuit chip is configured to assume control of the bidirectional signal path only when the first integrated circuit chip fails to detect a signal event.
7. The master-slave circuit of claim 1 wherein the integrated circuit chips are controller chips configured to control different portions of a touch screen.
8. The master-slave circuit of claim 1 wherein the first communication control circuit includes an active low tri-state buffer and an active high tri-state buffer.
9. The master-slave circuit of claim 1 wherein the second communication control circuit includes an active low tri-state buffer.
10. An electronic device including the master-slave circuit of claim 1, wherein the electronic device includes one or more of a printed circuit board, a communication device, or a computing device.
11. A method of operating a master-slave circuit, the method comprising: detecting a signal event by at least one of a first integrated circuit chip and a second integrated circuit chip; outputting, by the first integrated circuit chip, a first drive signal having a first duration upon detecting the signal event by the first integrated circuit chip; outputting, by the second integrated circuit chip, a second drive signal having a second duration that is less than the first duration upon detecting the signal event by the second integrated circuit chip; triggering a logic state change at an input/output port via at least one of the first drive signal and the second drive signal; dynamically assigning one of the first and second integrated circuit chips as a master chip, and the other of the first and second integrated circuit chips as a slave chip, based on the first and second drive signals; and thereafter, controlling, by the dynamically assigned master chip, a single bidirectional communication path shared by the first integrated circuit chip and the second integrated circuit chip.
12. The method of claim 11, further comprising communicating the detecting to the second integrated circuit chip via the bidirectional communication path.
13. The method of claim 11, further comprising: detecting the signal event simultaneously by the first and second integrated circuit chips; and triggering a logic state change at the input/output port via the second drive signal.
14. The method of claim 13 wherein the input/output port is held at a low logic state until one of the first and second integrated circuit chips triggers a logic state change.
15. The method of claim 13 wherein the first drive signal remains active for an active time interval in the range of 5-20 times longer than the duration of the second drive signal.
16. The method of claim 15, further comprising performing a check of a logic state of the input/output port after detection of the signal event.
17. The method of claim 16, wherein the check of the logic state of the input/output port is performed during the active time interval of the first drive signal, after the second drive signal has expired.
18. The method of claim 11 wherein the detecting, triggering, and controlling are carried out by a microprocessor.
19. The method of claim 18 wherein the microprocessor resides in the first integrated circuit chip.
20. A circuit comprising: a first integrated circuit chip having a first communication control circuit coupled to a first input/output port, the first communication control circuit being configured to output a first communication control signal having a first duration upon detection of a signal event by the first integrated circuit chip; a second integrated circuit chip having a second communication control circuit coupled to a second input/output port, the second communication control circuit being configured to output a second communication control signal having a second duration upon detection of the signal event by the second integrated circuit chip, the second duration being less than the first duration; and a bidirectional signal path coupling the first and second integrated circuit chips to one another via the first and second input/output ports, the first and second communication control circuits being configured to drive a common logic state of the first and second input/output ports based on the first and second communication control signals, wherein one of the first and second integrated circuit chips is dynamically configured as a master chip, and the other of the first and second integrated circuit chips is dynamically configured as a slave chip, based on which of the first and second communication control signals is output first, wherein the common logic state is held at a low logic state until the common logic state is driven to a high logic state based on the first and second communication control signals.
Description
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
(1) In the drawings, identical reference numbers identify similar elements. The sizes and relative positions of elements in the drawings are not necessarily drawn to scale.
(2)
(3)
(4)
(5)
(6)
DETAILED DESCRIPTION
(7) In the following description, certain specific details are set forth in order to provide a thorough understanding of various aspects of the disclosed subject matter. However, the disclosed subject matter may be practiced without these specific details. In some instances, well-known structures and methods of managing communications among integrated circuit chips, comprising embodiments of the subject matter disclosed herein, have not been described in detail to avoid obscuring the descriptions of other aspects of the present disclosure.
(8) Unless the context requires otherwise, throughout the specification and claims that follow, the word “comprise” and variations thereof, such as “comprises” and “comprising,” are to be construed in an open, inclusive sense, that is, as “including, but not limited to.”
(9) Reference throughout the specification to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment. Thus, the appearance of the phrases “in one embodiment” or “in an embodiment” in various places throughout the specification are not necessarily all referring to the same aspect. Furthermore, the particular features, structures, or characteristics may be combined in any suitable manner in one or more aspects of the present disclosure.
(10) Reference throughout the specification to integrated circuits is generally intended to include integrated circuit components built on semiconducting substrates, whether or not the components are coupled together into a circuit or able to be interconnected.
(11) Reference throughout the specification to a binary logic state ‘1’ is used interchangeably with the term ‘high’, as is customary in the art. Likewise, reference throughout the specification to a binary logic state ‘0’ is used interchangeably with the term ‘low’.
(12) Specific embodiments are described herein with reference to integrated circuit chips that have been produced; however, the present disclosure and the reference to certain device details, circuit schematics, and ordering of method steps are exemplary and should not be limited to those shown.
(13)
(14)
(15) The chip intercommunication scenario 120 may be used to facilitate inter-chip communication in various electronic devices including wired or wireless communication devices such as cellular phones, smart phones, and the like, as well as computing devices including mobile computers, desktop computers, servers, and various printed circuit board elements of electronic systems.
(16)
(17) The integrated circuit chip 122 includes a communication control stage 140 that manages signal transmission and reception via the I/O port 132. The communication control stage 140 includes an active low tri-state buffer 144a, a buffer 146a, and an active high tri-state buffer 148. Data A is latched to the I/O port 132 by the active low tri-state buffer 144a in response to an enable signal EN.sub.A transitioning from a high state ‘1’ to a low state ‘0’. Data Z.sub.A is received via the I/O port 132 via the buffer 146a. The signal TUD ensures that the I/O port 132 is grounded, or normally maintained at a logic state ‘0’, so that the voltage at the I/O port 132 is not floating.
(18) The integrated circuit chip 124 includes a communication control stage 142 that manages signal transmission and reception via the I/O port 134. The communication control stage 142 includes an active low tri-state buffer inverter 144b, and a buffer 146b. Data B is latched to the I/O port 132 by the active low tri-state buffer inverter 144b in response to an enable signal EN.sub.B transitioning from a high state ‘1’ to a low state ‘0’. Data Z.sub.B is received via the I/O port 134 and the buffer 146b.
(19)
(20) At 152, a signal event such as, for example, noise on a signal line, is detected by either chip 122, chip 124, or both.
(21) At 154, whichever chip detects the signal event attempts to control the bidirectional signal path 126 by triggering a logic state change of the PAD signal. It is noted that whenever EN.sub.A makes a state transition, the duration of the active time interval, or width t.sub.AW, is approximately 100 clock cycles, by design. Likewise, whenever EN.sub.B makes a state transition, the width of the active time interval, t.sub.BW, is designed to last only a few clock cycles, for example, less than 10 clock cycles, before expiring. Thus, when the PAD signal is controlled by EN.sub.A, its logic state is sustained for a long period of time, whereas when PAD is controlled by EN.sub.B, its logic state is only sustained for a short period of time.
(22) At 156, following a long time interval t.sub.test, which time is after t.sub.BW but prior to t.sub.AW, the chips 122 and 124 perform a test comparing the PAD logic state with each of the drive signals EN.sub.A and EN.sub.B to see which chip sensed the signal event and is in control as the master.
(23) At 158, whichever drive signal has a logic state opposite that of the PAD is deemed the master. If both drive signals have logic states opposite that of PAD, chip 122 is designated as the master.
(24) At 160, the master controls the bidirectional signal path 126 until another signal event is detected.
(25) The timing scheme outlined above will now be described in greater detail by way of example, with reference to
(26)
(27)
(28)
(29) The various embodiments described above can be combined to provide further embodiments. All of the U.S. patents, U.S. patent application publications, U.S. patent applications, foreign patents, foreign patent applications and non-patent publications referred to in this specification and/or listed in the Application Data Sheet are incorporated herein by reference, in their entirety. Aspects of the embodiments can be modified, if necessary to employ concepts of the various patents, applications and publications to provide yet further embodiments.
(30) It will be appreciated that, although specific embodiments of the present disclosure are described herein for purposes of illustration, various modifications may be made without departing from the spirit and scope of the present disclosure. Accordingly, the present disclosure is not limited except as by the appended claims.
(31) These and other changes can be made to the embodiments in light of the above-detailed description. In general, in the following claims, the terms used should not be construed to limit the claims to the specific embodiments disclosed in the specification and the claims, but should be construed to include all possible embodiments along with the full scope of equivalents to which such claims are entitled. Accordingly, the claims are not limited by the disclosure.