WAFER STACKING FOR INTEGRATED CIRCUIT MANUFACTURING
20170358554 · 2017-12-14
Inventors
- Qianwen Chen (Ossining, NY, US)
- Bing Dang (Chappaqua, NY, US)
- John Knickerbocker (Monroe, NY, US)
- Joana Sofia Branquinho Teresa Maria (New York, NY, US)
Cpc classification
H01L2225/06593
ELECTRICITY
H01L2224/73204
ELECTRICITY
H01L2224/0401
ELECTRICITY
H01L23/3142
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/81203
ELECTRICITY
H01L2224/73204
ELECTRICITY
H01L2225/06513
ELECTRICITY
H01L2224/8101
ELECTRICITY
H01L2224/95
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2225/06517
ELECTRICITY
H01L21/563
ELECTRICITY
H01L2224/16146
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L2224/92125
ELECTRICITY
H01L2224/92125
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2225/06541
ELECTRICITY
H01L24/95
ELECTRICITY
H01L2224/32105
ELECTRICITY
H01L25/0652
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L25/50
ELECTRICITY
H01L2224/32106
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L2224/95001
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2221/68368
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L2224/95
ELECTRICITY
H01L2224/81203
ELECTRICITY
H01L24/73
ELECTRICITY
H01L2224/8101
ELECTRICITY
International classification
H01L25/065
ELECTRICITY
H01L25/00
ELECTRICITY
Abstract
A method of manufacturing integrated devices, and a stacked integrated device are disclosed. In an embodiment, the method comprises providing a substrate; mounting at least a first electronic component on the substrate; positioning a handle wafer above the first electronic component; attaching the first electronic component to the substrate via electrical connectors between the first electronic component and the substrate; and while attaching the first electronic component to the substrate, using the handle wafer to apply pressure, toward the substrate, to the first electronic component, to manage planarity of the first electronic component during the attaching. In an embodiment, a joining process is used to attach the first electronic component to the substrate via the electrical connectors. For example, thermal compression bonding may be used to attach the first electronic component to the substrate via the electrical connectors.
Claims
1. A method of manufacturing integrated devices, comprising: providing a substrate; mounting at least a first electronic component on the substrate, the first electronic component having a thickness less than about 20 um; positioning a handle wafer above the at least a first electronic component; attaching the at least a first electronic component to the substrate via electrical connectors between the at least a first electronic component and the substrate; and while attaching the at least a first electronic component to the substrate, using the handle wafer to apply pressure, toward the substrate, to the at least a first electronic component, to prevent the at least a first electronic component from bending during said attaching.
2. The method according to claim 1, wherein the attaching the at least a first electronic component to the substrate includes using a joining process to attach the at least a first electronic component to the substrate via the electrical connectors.
3. The method according to claim 1, wherein: the attaching the at least a first electronic component to the substrate includes using thermal compression bonding to attach the at least a first electronic component to the substrate via the electrical connectors, including, in said thermal compression bonding, applying pressure to the electrical connectors by applying pressure to the handle wafer; and the pressure applied to the handle wafer in the thermal compression bonding prevents the at least first electrical component from the bending during said attaching.
4. The method according to claim 1, wherein: the handle wafer is attached to the at least a first electronic component; and the method further comprises removing the handle wafer from the at least a first electronic component after the attaching the at least a first electronic component to the substrate.
5. The method according to claim 1, wherein: the mounting at least a first electronic component on the substrate includes mounting a plurality of electronic components on the substrate, one of the electronic components at a time, to form a stack of the electronic components on the substrate, said plurality of electronic components including the first electronic component and one or more additional electronic components; the attaching the at least a first electronic component to the substrate includes attaching each of the one or more additional electronic component to one of the electronic components below said each additional electronic component in the stack; and the using the handle wafer to apply pressure includes, while attaching each of the one or more additional electronic components, using the handle wafer to apply pressure, toward the substrate, to said each additional electronic component to manage co-planarity of the plurality of the electronic components.
6. The method according to claim 1, wherein: the at least a first electronic component is a first level electronic component; the handle wafer is attached to the first level electronic component; and the method further comprises, after the attaching the first level electronic component to the substrate: removing the handle wafer from the first level electronic component; mounting a plurality of second level electronic components on the first level electronic component; and attaching the second level electronic components to the first level electronic component via electrical connectors between the second level electronic component and the first level electronic component to form a plural level component stack on the substrate.
7. The method according to claim 6, wherein: the attaching the at least a first electronic component to the substrate includes maintaining open space directly between the first level electronic component and the substrate during said attaching; and the method further comprises: using a first adhesive process to fill the open space directly between the first level electronic component and the substrate with a first adhesive to further attach the first level electronic component to the substrate; and using a second adhesive process to fill a space underneath the second level electronic components with a second adhesive to further attach the second level electronic components to the first level electronic component.
8. The method according to claim 6, further comprising, after the attaching the second level electronic components to the first level electronic component, removing the plural level component stack from the substrate, and transferring the plural level component stack onto a further substrate.
9. The method according to claim 1, wherein: the mounting at least a first electronic component on the substrate includes forming a plurality of separate stacks on the substrate, each of the stacks including a plurality of flat electronic components; the attaching includes, in each of the stacks, attaching the electronic component of said each stack in place in said each stack; and the using the handle wafer includes, while attaching the electronic device of each stack in place, using the handle wafer to apply pressure, toward the substrate, to all of the plurality of stacks to manage co-planarity of the electronic components of the stacks.
10. The method according to claim 9, further comprising transferring the plurality of stacks from the substrate onto one or more further substrates.
11. A stacked integrated device comprising: a substrate; one or more electronic components mounted on the substrate, each of the electronic components having a thickness less than about 20 μm; one or more groups of electrical connectors for attaching the one or more electronic components in place in a stack on the substrate and for attaching the stack to the substrate; and a handle wafer on the stack of the electronic components to apply pressure on the stack, toward the substrate, as the electronic components are attached in place and the stack is attached to the substrate, to prevent the electronic components from bending while the electronic components are attached in place and the stack is attached to the substrate.
12. (canceled)
13. The stacked integrated device according to claim 11, wherein: the one or more electronic components includes a first electronic component mounted on the substrate, and a second electronic component mounted on the first electronic component; and the one or more groups of electrical connectors includes a first group of electrical connectors attaching the first electronic component to the substrate, and a second group of electrical connectors attaching the second electronic component to the first electronic component.
14. The stacked integrated device according to claim 13, wherein: the one or more groups of electrical connectors attach the first electronic component in place spaced above the substrate; and the stacked integrated device further comprising: a first adhesive filling a space beneath the first electronic component, directly between the first electronic component and the substrate; and a second adhesive filling a space beneath the second electronic component, between the second electronic component and the first electronic component.
15. The stacked integrated device according to claim 11, wherein: the one or more electronic component mounted on the substrate includes a multitude of flat electronic components forming a plurality of separate stacks on the substrate, each of the stacks comprising a plurality of the flat electronic components; and the handle wafer extends over all of said stacks to apply pressure, toward the substrate, to all of the plurality of stacks to manage co-planarity of the electronic components of the stacks.
16. A method of assembling a stacked integrated circuit device, comprising: providing a substrate; mounting a plurality of flat electronic components on the substrate to form a stack of the electronic components on the substrate, each of the electronic components having a thickness less than about 20 μm; attaching the plurality of electronic components in place in the stack and attaching the stack to the substrate via a plurality of groups of electrical connectors; and while attaching the plurality of electronic components in place in the stack, using a handle wafer to apply pressure, toward the substrate, to the plurality of electronic components to prevent the electronic components from bending during said attaching.
17. The method according to claim 16, wherein: the attaching the plurality of flat electronic components includes attaching the electronic components in place in the stack, one of the electronic component at a time by using a respective one of the groups of electrical connectors; and the using the handle wafer includes using the handle wafer to apply pressure, toward the substrate, to each of the electronic components as said each electronic component is being attached in place in the stack.
18. The method according to claim 16, wherein: the plurality of flat electronic components includes a bottom electronic component attached to the substrate, and a top electronic component; and the handle wafer is attached to the top electronic component.
19. The method according to claim 18, further comprising after forming the stack on the substrate, removing the stack from the substrate and transferring the stack onto another substrate.
20. The method according to claim 16, wherein: the mounting a plurality of electronic components on the substrate includes forming a plurality of separate stacks on the substrate, each of the stacks including a respective group of the electronic components; the attaching includes, in each of the stacks, attaching the electronic components of said each stack in place in said each stack; and the using the handle wafer includes positioning the handle wafer over all of said stacks to apply pressure, toward the substrate, to all of the plurality of stacks to prevent the electronic components of the stacks from bending during said attaching.
21. The method according to claim 1, wherein: the at least a first electronic component has a size less than 1 mm by 1 mm; and the attaching the at least a first electronic component to the substrate includes using a vacuum assisted underfill to fill a space between the at least a first electronic component and the substrate with a first adhesive to further attach the at least a first electronic component to the substrate.
Description
DRAWINGS
[0030]
[0031]
[0032]
[0033]
[0034]
[0035]
[0036]
[0037]
DETAILED DESCRIPTION
[0038] Embodiments of the invention provide integrated devices and methods of manufacturing integrated components. A wide range of devices may be made using embodiments of the invention. For instance, embodiments of the invention may be used to make integrated circuits, electronic components, electronic sub-components, capacitors, resistors, batteries, antenna, or electronic micro-systems.
[0039] Also, a wide variety of electronic components may be used in the manufacturing methods and processes disclosed herein. For example, the electronic components may be integrated circuit dies, which in turn may be processor circuits, memory circuits or a combination thereof. The memory circuits may be, for instance, double data rate type three (DDR3) synchronous dynamic random access memory (SDRAM) circuits. In other aspects, the dies may be other types of processor and/or memory circuits, communication circuits, and/or other function circuits. Other electronic components that may be used in this invention include battery components, resistor components, capacitor components, antenna components and other components that may form part of an electronic system, sub-system or microsystem.
[0040]
[0041] After the chip 14 is connected to substrate 12, handle 16 is removed, producing the device 22 shown in
[0042] As shown in
[0043] As illustrated in
[0044] With this embodiment, device 22, as shown in
[0045] The level-one IC die 14 has an active surface side (e.g., front side surface) that includes a plurality of integrated circuit components (e.g., transistors, capacitors, inductors, resistors, etc.). Similarly, the level-two IC dies 26 each have an active surface side (e.g., front side surface) that includes a plurality of integrated circuit components (e.g., transistors, capacitors, inductors, resistors, etc.). The dies 14, 26 each have a back side surface as well.
[0046] The active surface of the level-one IC die 14 may be electrically coupled to the substrate 12 that it faces via a plurality of smaller electrical conductors 20, and the active surface of the level-two IC dies 26 may be electrically connected to the level-one IC die 14 via another plurality of electrical connectors 30. In the illustrated example, the electrical conductors 20, 30 are soldering balls, and thus the IC die 14 may be electrically coupled to the substrate 12 and IC dies 26 may be electrically coupled to IC die 14 in a ball grid array (BGA) flip chip fashion. However, the electrical conductors 20, 30 are not limited to soldering balls, and may be any metal, metal alloy, or conductive element that is capable of readily transmitting an electrical signal. For example, the electrical conductors 20, 30 may be, but are not limited to, soldering bumps, pillars, pins, stud bumps, and/or stacks of stud bumps.
[0047] In addition, in one aspect, the IC dies 14, 26 may electrically communicate with one another by transmitting and receiving electrical signals via interconnections within the multi-layer package. In another aspect, the level-one IC die 14 may be electrically coupled to the level-two IC dies 26 using through-silicon-vias (TSV) or alternate interconnections. For example, level-one IC die 14 may have both a front side and a back side. The front side of the level-one IC die 14 faces the smaller electrical conductors 20 and the back side of level-one IC die faces IC dies 26. Thus, TSV elements (not shown) may pass through the back side surface of the level-one IC die 14 and electrically couple with the active surfaces of the level-two IC dies 26. Consequently, the stacked IC dies may electrically communicate with each other through the substrate or through TSVs.
[0048]
[0049]
[0050] The handling substrate 42 may be made of semiconductor material, glass, ceramic, or other materials. The handling substrate 42 preferably has a coefficient of thermal expansion (“CTE”) less than 10*10.sup.−6/° C. or may be nearly matched to silicon with CTE of about 3 ppm.
[0051] With reference to
[0052] With reference to
[0053]
[0054]
[0055] To assemble the stack 102, a first chip 104 is mounted on the substrate 110 and connected to the substrate by solder bumps 122 by thermal compression bonding. In this thermal compression bonding, solder bumps 122 are heated and pressure is applied to the solder bumps by applying pressure to handle wafer 112.
[0056] After the first chip 104 is attached, a second chip 106 is mounted on that first chip and connected to the first chip by solder bumps 126. Again, thermal compression bonding may be used to connect the second chip 106 to the first chip 104 via solder bumps 126. This process is repeated until the desired number of flat chips has been assembled, as shown in
[0057] After the desired number of chips has been assembled, a liquid adhesive or glue underfill process is applied to device 130 to fill the spaces between chips 104 and 106 and between the chip stack 102 and substrate 112, as shown in
[0058]
[0059]
[0060] To assemble the stack 142, a first chip 144 is mounted on the handle wafer or TCA 150 and attached thereto by solder bumps 162 by thermal compression bonding. In this bonding process, solder bumps 162 are heated and pressure is applied to the solder bumps by applying pressure to handle wafer 152. Handle wafer 152 also helps to keep the chips 144, 146 flat during this process.
[0061] After the first chip 144 is attached, a second chip 146 is mounted on that first chip and attached to the first chip by solder bumps 166. Thermal compression bonding may be used to attach the second chip 146 to the first chip 144 via solder bumps 166. This process of adding chips to the stack is repeated until the desired number of flat chips has been assembled, as shown in
[0062] When the desired number of flat chips has been assembled, the chip stack 142, with upper handle 152, is removed from handle wafer or TCA 150 and mounted on organic substrate or LTCC 174, as shown in
[0063]
[0064]
[0065] After the chip 214 is connected to substrate 212, handle 216 is removed, producing the device 222 shown in
[0066] As shown in
[0067] With reference to
[0068]
[0069]
[0070] With reference to
[0071] With reference to
[0072]
[0073] More specifically,
[0074] To assemble the stack 302, a first chip 304 is mounted on the substrate 310 and attached to the substrate by solder bumps 322 by thermal reflow. Pressure may be applied to the chip 304 via handle wafer 312 to keep the chip flat.
[0075] After the first chip 304 is attached, a second chip 306 is mounted on that first chip and connected to the first chip by solder bumps 326. A thermal reflow may be used to heat the solder bumps 326 to attach chip 306 to chip 304. This process is repeated until the desired number of flat chips has been assembled, as shown in the device 330 in
[0076] After the chips have been assembled, an adhesive or glue underfill process is applied to fill the spaces between the chips 304 and 306 and between the chip stack 302 and substrate 312, as shown in
[0077]
[0078]
[0079] To assemble the stacks, a first chip in each stack is mounted on the handle wafer or TCA 350 and attached thereto by a group of the solder bumps 362 by a thermal reflow process. In this thermal reflow process, the group of the solder bumps 362 are heated and attach the chip to handle wafer or TCA 350. Handle wafer 352 helps to keep these first chips flat during this process.
[0080] After the first chip of each stack is attached to handle wafer or TCA 350, a second chip of each stack is mounted on the first chip of each stack and attached to that first chip by a group of the solder bumps 366. Thermal reflow is also used to attach these second chips to the first chips via these solder bumps, and as this is done, upper handle 352 helps to keep the chips flat. This process of adding chips to the stacks may be repeated until the desired number of flat chips has been assembled in each stack.
[0081]
[0082] With reference to
[0083] The description of the invention has been presented for purposes of illustration and description, and is not intended to be exhaustive or to limit the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope of the invention. The embodiments were chosen and described in order to explain the principles and applications of the invention, and to enable others of ordinary skill in the art to understand the invention. The invention may be implemented in various embodiments with various modifications as are suited to a particular contemplated use.