Patent classifications
H01L23/4334
Semiconductor device and method for manufacturing semiconductor device
A semiconductor device includes a semiconductor element, a lead frame, a conductive member, a resin composition and a sealing resin. The semiconductor element has an element front surface and an element back surface facing away in a first direction. The semiconductor element is mounted on the lead frame. The conductive member is bonded to the lead frame, electrically connecting the semiconductor element and the lead frame. The resin composition covers a bonded region where the conductive member and lead frame are bonded while exposing part of the element front surface. The sealing resin covers part of the lead frame, the semiconductor element, and the resin composition. The resin composition has a greater bonding strength with the lead frame than a bonding strength between the sealing resin and lead frame and a greater bonding strength with the conductive member than a bonding strength between the sealing resin and conductive member.
Thermal management solutions for integrated circuit packages
An integrated circuit package may be formed having at least one heat dissipation structure within the integrated circuit package itself. In one embodiment, the integrated circuit package may include a substrate; at least one integrated circuit device, wherein the at least one integrated circuit device is electrically attached to the substrate; a mold material on the substrate and adjacent to the at least one integrated circuit device; and at least one heat dissipation structure contacting the at least one integrated circuit, wherein the at least one heat dissipation structure is embedded either within the mold material or between the mold material and the substrate.
Lead Frame Based Molded Radio Frequency Package
Example embodiments relate to lead frame based molded radio frequency packages. One example package includes a substrate. The package also includes a first electrical component arranged on the substrate. Additionally, the package includes a second electrical component. Further, the package includes a plurality of leads that are arranged spaced apart from the substrate and fixed in position relative thereto by a solidified molding compound. The leads were part of a lead frame prior to separating the package from the lead frame. The substrate was physically and electrically connected to the lead frame using a plurality of spaced apart connecting members prior to separating the package from the lead frame. During the separating of the package from the lead frame, each connecting member was divided into a first connecting member part and a second connecting member part. In addition, the package includes a frame part.
POWER MODULE AND POWER CONVERSION DEVICE
A power module is obtained in which the thermal resistance in the range from a semiconductor device to a base plate is reduced and the stress in the joining portion is relieved. The power module includes at least one semiconductor device, an insulating substrate having an insulating layer, a circuit layer provided on an upper surface of the insulating layer and a metal layer provided on a lower surface of the insulating layer, and a sintering joining member with an upper surface larger in outer circumference than a back surface of the at least one semiconductor device, to join together the back surface of the at least one semiconductor device and an upper surface of the circuit layer on an upper-surface side of the insulating layer.
SEMICONDUCTOR DEVICE AND POWER CONVERTER
A semiconductor device includes a semiconductor element, a joint material, a heat spreader, and a sealing resin. The semiconductor element includes a main surface. The main surface has a first outer periphery. The sealing resin seals the semiconductor element, the joint material, and the heat spreader. The heat spreader includes a main body and a protrusion. The protrusion is joined to the main surface by the joint material. The main surface has an exposed surface. The exposed surface is located between the first outer periphery and the joint material. The first outer periphery and the exposed surface are exposed from the joint material. The first outer periphery and the exposed surface are sealed with the sealing resin.
Semiconductor Package with Releasable Isolation Layer Protection
A semiconductor device includes a semiconductor package, including a package body that includes an encapsulant portion and an isolation structure, a semiconductor die embedded within the package body, and a plurality of leads that protrude out from the encapsulant body, wherein the encapsulant portion and the isolation structure are each electrically insulating structures, wherein the isolation structure has a greater thermal conductivity than the encapsulant portion, and wherein the isolation structure is thermally coupled to the semiconductor die, and a releasable layer affixed to the semiconductor package, wherein a first outer face of the package body includes a first surface of the isolation structure, wherein the releasable layer at least partially covers the first surface of the isolation structure, and wherein the releasable layer is releasable from the semiconductor package.
SEMICONDUCTOR MODULE WITH SHAPED EXTERNAL CONTACT FOR REDUCED CRACK FORMATION IN THE ENCAPSULATION BODY
A semiconductor module includes: a chip carrier having a first side and a second, opposite side; a semiconductor chip arranged on the first side of the chip carrier; an encapsulation body that encapsulates the semiconductor chip; and at least two external contacts made of a metal or an alloy and arranged next to each other, which are electrically and mechanically connected to the first side of the first chip carrier and protrude laterally out of the encapsulation body. At least one of the external contacts has at least one wing arranged within the encapsulation body and located opposite the other external contact. The wing includes one or more cutouts that are filled with the encapsulation material of the encapsulation body.
POWER MODULE AND METHOD OF MANUFACTURING THE SAME
A power module that includes a semiconductor chip configured to generate heat, a metal layer electrically connected to the semiconductor chip to allow current to flow therethrough, a cooling channel facing the metal layer for dissipating heat out of the semiconductor chip, and a resin layer interposed between the metal layer and the cooling channel and integrally formed in an internal space of the power module.
SEMICONDUCTOR MODULE, ELECTRICAL COMPONENT, AND CONNECTION STRUCTURE OF THE SEMICONDUCTOR MODULE AND THE ELECTRICAL COMPONENT
A semiconductor module includes a resin molded part encapsulating a semiconductor chip, a first terminal having a plate shape, and a second terminal having a plate shape. The first terminal and the second terminal are disposed on top of the other in a thickness direction. The first terminal is exposed from a first surface of the resin molded part, and the second terminal is projected from a second surface of the resin molded part to an outside of the resin molded part, the second surface being different from the first surface from which the first terminal is exposed.
SEMICONDUCTOR PACKAGE AND METHOD OF FABRICATING THE SAME
A semiconductor package for effectively arranging devices in a limited space is provided. The semiconductor package includes: a substrate; a semiconductor chip formed on the substrate, the semiconductor chip including a center area, a first edge area, which is disposed on a first side of the center area with respect to a first directional axis, and a second edge area, which is disposed on a second side of the center area opposite the first side with respect to the first directional axis; a first spacer formed on the substrate and spaced apart from the semiconductor chip in a direction along the first directional axis; a second spacer formed on the substrate and spaced apart from the semiconductor chip in a direction along the first directional axis; a first chip stack disposed on the semiconductor chip and the first spacer; and a second chip stack disposed on the semiconductor chip and the second spacer. A lowermost chip of the first chip stack is positioned on the first edge area of the semiconductor chip, but not on the center area of the semiconductor chip, and a lowermost chip of the second chip stack is positioned on the second edge area of the semiconductor chip, but not on the center area of the semiconductor chip.