Patent classifications
H01L2224/80143
Method for bonding semiconductor chips to a landing wafer
A method for bonding chips to a landing wafer is disclosed. In one aspect, a volume of alignment liquid is dispensed on a wettable surface of the chip so as to become attached to the surface, after which the chip is moved towards the bonding site on the wafer, the bonding site equally being provided with a wettable surface. A liquid bridge is formed between the chip and the bonding site on the substrate wafer, enabling self-alignment of the chip. Dispensing alignment liquid on the chip and not the wafer is advantageous in terms of mitigating unwanted evaporation of the liquid prior to bonding.
SUBSTRATE BONDING SYSTEM AND METHOD FOR SUBSTRATE BONDING
A substrate bonding system in one manner of the present disclosure includes a surface treatment module configured to perform plasma processing on a surface of a substrate. The substrate bonding system includes a deposition module coupled to the surface treatment module such that the substrate is transferred to the deposition module without being exposed to atmosphere, the deposition module being configured to perform a deposition process on the substrate on which the plasma processing is performed in the surface treatment module. The substrate bonding system includes a bonding module coupled to the deposition module such that the substrate is transferred to the bonding module without exposing the substrate to the atmosphere, the bonding module being configured to bond substrates on which the deposition process is performed in the deposition module, to form a bonded body.
METHOD AND DEVICE FOR BONDING OF CHIPS
A method and device for bonding chips onto a substrate or onto further chips. The chips are bonded onto the substrate or the further chips by means of a direct bond.
Method for transferring micro device
A method for transferring a micro device is provided. The method includes: preparing a carrier substrate with the micro device thereon, wherein an adhesive layer is present between and in contact with the carrier substrate and the micro device; picking up the micro-device from the carrier substrate by a transfer head; forming a liquid layer on a receiving substrate; and placing the micro device over the receiving substrate so that the micro device is in contact with the liquid layer and is gripped by a capillary force.
DIE BONDING APPARATUS AND MEHOD AND SUBSTRATE BONDING APPARATUS AND MEHOD
Disclosed are a die bonding apparatus, a substrate bonding apparatus, a die bonding method, and a substrate bonding method that are capable of bonding a die to a substrate or bonding substrates together without using a bonding medium such as an adhesion film and a solder bump. The die bonding method includes hydrophilizing a bonding surface of the die, by plasma processing, forming a liquid film on a bonding area of the substrate, by supplying a liquid including water to the bonding area of the substrate, pre-bonding the die to the substrate by bringing the die into contact with the liquid film, and post-bonding one or more dies to the substrate at the same time, by performing heat treatment in a state in which the one or more dies are pre-bonded to the substrate.
SEMICONDUCTOR PACKAGE
A semiconductor package includes: a lower semiconductor chip including a first semiconductor substrate, which includes a first semiconductor device on an active surface thereof and a protrusion defined by a recess region on an inactive surface thereof opposite to the active surface, a plurality of external connecting pads on a bottom surface of the first semiconductor substrate, and a plurality of through-electrodes electrically connected to the plurality of external connecting pads; and at least one upper semiconductor chip stacked on the protrusion of the lower semiconductor chip and electrically connected to the plurality of through-electrodes, the at least one upper semiconductor chip including a second semiconductor substrate which includes a second semiconductor device on an active surface thereof.
CHIP PACKAGE STRUCTURE AND METHOD FOR FORMING THE SAME
A method for forming a chip package structure is provided. The method includes partially removing a first redistribution layer to form an alignment trench in the first redistribution layer. The alignment trench surrounds a bonding portion of the first redistribution layer. The method includes forming a liquid layer over the bonding portion. The method includes disposing a chip structure over the liquid layer, wherein a first width of the bonding portion is substantially equal to a second width of the chip structure. The method includes evaporating the liquid layer. The chip structure is in direct contact with the bonding portion after the liquid layer is evaporated.
Method for aligning chip components relative to substrate by using liquid
A liquid is supplied to a substrate and a chip component is arranged on the liquid. The substrate includes a first surface in which a rectangular mounting region is formed. The chip component includes a second surface having a rectangular shape which substantially coincides with the shape of the mounting region, and has an area substantially equal to that of the mounting region. The mounting region includes first and second regions. Wettability of the first region with respect to the liquid is higher than that of the second region with respect to the liquid. The first region is provided symmetrically with respect to a first central line passing through the middle of a pair of long sides and a second central line passing through the middle of a pair of short sides in the mounting region, and includes rectangular partial regions. The liquid is supplied to the first region.
Method of manufacturing stacked wafer assembly
A stacked wafer assembly is made by forming a grid of grooves corresponding to projected dicing lines in a face side of each of two wafers, thereby forming demarcated areas on the face side of each of the two wafers. One of the wafers is installed with demarcated areas face upwardly, and thereafter liquid is supplied to the demarcated areas in a quantity just enough to stay on upper surfaces of the demarcated areas without overflowing. The other wafer is placed over the one wafer with demarcated areas of the other wafer facing the respective demarcated areas of the one wafer, thereby bringing respective central positions of the facing demarcated areas of the wafers into self-alignment with each other under the surface tension of the liquid sandwiched between the facing demarcated areas. The liquid is removed to bring the wafers into intimate contact with each other.
Semiconductor interconnect structures with vertically offset bonding surfaces, and associated systems and methods
Semiconductor devices having interconnect structures with vertically offset bonding surfaces, and associated systems and methods, are disclosed herein. In one embodiment, a semiconductor device includes a semiconductor substrate at least partially covered by a first dielectric material having an upper surface, and an interconnect structure extending therefrom. The interconnect structure can include a plurality of conductive elements, and a continuous region of a first insulating material at least partially between the plurality of conductive elements. The plurality of conductive elements and the continuous region can have coplanar end surfaces. The interconnect structure can further include a perimeter structure at least partially surrounding the plurality of conductive elements and the continuous region. The perimeter structure can have an uppermost surface that can be vertically offset from the upper surface of the first dielectric material and/or the coplanar end surfaces.