Patent classifications
H01L2224/83194
OPTICAL MODULE
An optical module includes: an optical semiconductor device in which a semiconductor laser and an optical modulator are integrated; a bypass capacitor including a lower electrode and an upper electrode, the bypass capacitor being connected in parallel to the semiconductor laser; a dielectric substrate having an upper surface and a lower surface, the optical semiconductor device and the bypass capacitor being surface-mounted on the upper surface, the dielectric substrate having a conductor pattern on the upper surface, the cathode electrode and the lower electrode being bonded to the conductor pattern; and a conductor block supporting the lower surface of the dielectric substrate. The lower electrode of the bypass capacitor having an overlap area overlapping with the upper surface of the dielectric substrate, the lower electrode of the bypass capacitor having an overhang area overhanging from the upper surface of the dielectric substrate.
METHOD OF PRODUCING SEMICONDUCTOR DEVICES AND CORRESPONDING SEMICONDUCTOR DEVICE
A warped semiconductor die is attached onto a substrate such as a leadframe by dispensing a first mass of die attach material onto an area of the substrate followed by dispensing a second mass of die attach material so that the second mass of die attach material provides a raised formation of die attach material. For instance, the second mass may be deposited centrally of the first mass. The semiconductor die is placed onto the first and second mass of die attach material with its concave/convex shape matching the distribution of the die attach material thus effectively countering undesired entrapment of air.
SEMICONDUCTOR DEVICE
Provided is a semiconductor device including: a bed having a bed surface; a semiconductor chip having a bottom surface larger than the bed surface, the semiconductor chip being provided such that a center of the bottom surface is disposed above the bed surface and the bottom surface having a first end and a second end; a joint material provided between the bed surface and the bottom surface; a plate-like first wire having a first surface and provided such that the first surface faces the first end; a plate-like second wire having a second surface and provided such that the second surface faces the second end; a first insulating film having a third surface and a fourth surface provided on an opposite side of the third surface, the third surface being in contact with the first end, the fourth surface being in contact with the first surface; and a second insulating film having a fifth surface and a sixth surface provided on an opposite side of the fifth surface, the fifth surface being in contact with the second end, the sixth surface being in contact with the first surface.
STACKED SEMICONDUCTOR PACKAGE WITH FLYOVER BRIDGE
According to various examples, a device is described. The device may include a package substrate. The device may also include a plurality of semiconductor devices disposed on the package substrate, wherein the plurality of semiconductor devices comprises top surfaces and bottom surfaces. The device may also include a plurality of interconnects coupled to the package substrate, wherein the plurality of interconnects are adjacent to the plurality of semiconductor devices. The device may also include a flyover bridge coupled to the top surfaces of the plurality of semiconductor devices and the plurality of interconnects, wherein the flyover bridge is directly coupled to the package substrate by the plurality of interconnects, and wherein the bottom surfaces of the plurality of semiconductor devices are electrically isolated from the package substrate.
Semiconductor device
A semiconductor device includes a metal chip mounting member and a semiconductor chip bonded to the chip mounting member through a metal sintered material, wherein the metal sintered material includes a first portion overlapping the semiconductor chip in a plan view, and includes a second portion surrounding the semiconductor chip in the plan view, and wherein a porosity ratio of the first portion is greater than or equal to 1% and less than 15%, and a porosity ratio of the second portion is greater than or equal to 15% and less than or equal to 50%.
LEAD FRAME FOR IMPROVING ADHESIVE FILLETS ON SEMICONDUCTOR DIE CORNERS
The present disclosure is directed to a lead frame including a die pad with cavities, and methods for attaching a semiconductor die to the lead frame. The cavities allow for additional adhesive to be formed on the die pad at the corners of the semiconductor die, and prevent the additional adhesive from overflowing on to active areas of the semiconductor die.
Semiconductor device having a cooling body with a groove
A semiconductor device includes a semiconductor module having a heat conductive portion formed of metal and also having a molded resin having a surface at which the heat conductive portion is exposed, a cooling body secured to the semiconductor module by means of bonding material, and heat conductive material formed between and thermally coupling the heat conductive portion and the cooling body.
SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF
A semiconductor device includes a substrate having a plurality of pads on a surface of the substrate, a semiconductor chip that includes a plurality of metal bumps connected to corresponding pads on the substrate, a first resin layer between the surface of the substrate and the semiconductor chip, a second resin layer between the substrate and the semiconductor chip and between the first resin layer and at least one of the metal bumps, and a third resin layer on the substrate and above the semiconductor chip.
Lead frame for improving adhesive fillets on semiconductor die corners
The present disclosure is directed to a lead frame including a die pad with cavities, and methods for attaching a semiconductor die to the lead frame. The cavities allow for additional adhesive to be formed on the die pad at the corners of the semiconductor die, and prevent the additional adhesive from overflowing on to active areas of the semiconductor die.
Automatic registration between circuit dies and interconnects
- Ankit Mahajan ,
- Mikhail L. Pekurovsky ,
- Matthew S. Stay ,
- Daniel J. Theis ,
- Ann M. Gilman ,
- Shawn C. Dodds ,
- Thomas J. Metzler ,
- Matthew R. D. Smith ,
- Roger W. Barton ,
- Joseph E. Hernandez ,
- Saagar A. Shah ,
- Kara A. Meyers ,
- James Zhu ,
- Teresa M. Goeddel ,
- Lyudmila A. Pekurovsky ,
- Jonathan W. Kemling ,
- Jeremy K. Larsen ,
- Jessica Chiu ,
- Kayla C. Niccum
Processes for automatic registration between a solid circuit die and electrically conductive interconnects, and articles or devices made by the same are provided. The solid circuit die is disposed on a substrate with contact pads aligned with channels on the substrate. Electrically conductive traces are formed by flowing a conductive liquid in the channels toward the contact pads to obtain the automatic registration.