H01L21/3003

HYDROGENATION ANNEALING METHOD USING MICROWAVE
20170294316 · 2017-10-12 · ·

Provided is a hydrogenation annealing method using a microwave, which performs hydrogenation annealing at a low temperature and with low power in a manufacturing process of a thin film transistor (TFT) for a display device. The hydrogenation annealing method is constituted by a loading step of loading a device requiring hydrogenation annealing into a chamber and an annealing step of irradiating a microwave having a frequency in an industrial scientific medical (ISM) band into the chamber into which the device is loaded. As hydrogenation annealing is performed at a low temperature by using the microwave for an oxide semiconductor TFT or LTPS having very large electron mobility, high integrated energy is transmitted to the device by the microwave, thereby implementing recoupling of hydrogen atoms which have been performed only at a high temperature, even at a low temperature.

Display device including pixel comprising first transistor second transistor and light-emitting element

An active matrix display device having a pixel structure in which pixel electrodes, gate wirings and source wirings are suitably arranged in the pixel portions to realize a high numerical aperture without increasing the number of masks or the number of steps. The device comprises a gate electrode and a source wiring on an insulating surface, a first insulating layer on the gate electrode and on the source wiring, a semiconductor layer on the first insulating film, a second insulating layer on the semiconductor film, a gate wiring connected to the gate electrode on the second insulating layer, a connection electrode for connecting the source wiring and the semiconductor layer together, and a pixel electrode connected to the semiconductor layer.

Plasma processing method and plasma processing apparatus

Disclosed is a plasma processing method including: growing a polycrystalline silicon layer on a processing target base body; and exposing the polycrystalline silicon layer to hydrogen radicals by supplying a processing gas containing hydrogen into a processing container that accommodates the processing target base body including the polycrystalline silicon layer grown thereon and radiating microwaves within the processing container to generate the hydrogen radicals.

Method for recovering efficacy of solar cell module and portable device thereof

The present disclosure provides a method for recovering the efficacy of solar cell modules and a device thereof. The method includes providing a solar cell module and scanning the solar cell module with a light-beam. The light-beam has a power density between 20 W/cm.sup.2 and 200 W/cm.sup.2, a width between 1 mm and 156 mm. The light-beam scans a solar cell module with a scanning speed between 50 mm/sec and 200 mm/sec. Furthermore, the present disclosure also provides a portable device for recovering the efficacy of solar cell modules. The portable device includes two types such as placed type and hand-held type. The aforementioned devices can perform a hydrogenating process on solar cell modules to improve the degree of light-induced degradation (LID) so as to improve the photovoltaic conversion efficiency of solar cell modules.

Method and structure for forming dielectric isolated FinFET with improved source/drain epitaxy
11430879 · 2022-08-30 · ·

Described herein is a FinFET device in which epitaxial layers of semiconductor material are formed in source/drain regions on fin portions. The fin portions can be located within a dielectric layer that is deposited on a semiconductor substrate. Surfaces of the fin portions can be oriented in the {100} lattice plane of the crystalline material of the fin portions, providing for good epitaxial growth. Further described are methods for forming the FinFET device.

Multi-tier replacement memory stack structure integration scheme

A memory opening can be formed through a multiple tier structure. Each tier structure includes an alternating stack of sacrificial material layers and insulating layers. After formation of a dielectric oxide layer, the memory opening is filled with a sacrificial memory opening fill structure. The sacrificial material layers are removed selective to the insulating layers and the dielectric oxide layer to form backside recesses. Physically exposed portions of the dielectric oxide layer are removed. A backside blocking dielectric and electrically conductive layers are formed in the backside recesses. Subsequently, the sacrificial memory opening fill structure is replaced with a memory stack structure including a plurality of charge storage regions and a semiconductor channel. Hydrogen or deuterium from a dielectric core may then be outdiffused into the semiconductor channel.

THERMAL PROCESSING METHOD FOR WAFER
20170256419 · 2017-09-07 ·

The present invention relates to a thermal processing method for wafer. A wafer is placed in an environment filled with a gas mixture comprising oxygen gas and deuterium gas, and a rapid thermal processing process is performed on a surface of the wafer. As a result, a denuded zone is formed on the surface of the wafer, deuterium atoms, which may be released to improve characteristics at an interface of semiconductor devices in a later fabrication process, are held in the wafer, and bulk micro-defects are formed far from the semiconductor devices.

SOI SUBSTRATE AND MANUFACTURING METHOD THEREOF
20170256441 · 2017-09-07 ·

This invention application provides a method for manufacturing a SOI substrate, and the method comprising: providing a first semiconductor substrate; growing a first insulating layer on a top surface of the first semiconductor substrate for forming a first wafer; irradiating the first semiconductor substrate via a ion beam for forming a deuterium and helium co-doping layer to a pre-determined depth from a top surface of the first insulating layer; growing a second insulating layer on a top surface of the second semiconductor substrate for form a second wafer; bonding the first wafer with the second wafer; annealing the first wafer and second wafer; separating a part of the first wafer from the second wafer; and forming a deuterium and helium co-doping semiconductor layer on the second wafer.

THERMAL PROCESSING METHOD FOR WAFER
20170256420 · 2017-09-07 ·

The present invention relates to a thermal processing method for wafer. A wafer is placed in an environment filled with a non-oxygenated gas mixture comprising deuterium gas and at least one kind of low active gas, and a rapid heating processing process is performed on a surface of the wafer to heat the wafer to a predetermined high temperature. Then, the wafer is placed in an environment filled with an oxygenated gas mixture, and a rapid cooling processing process is performed on a surface of the wafer. As a result, a denuded zone is formed on the surface of the wafer, deuterium atoms, which may be released to improve characteristics at an interface of semiconductor devices in a later fabrication process, are held in the wafer, and bulk micro-defects are formed far from the semiconductor devices.

BIAS TEMPERATURE INSTABILITY OF SIO2 LAYERS
20220181145 · 2022-06-09 ·

A method for improving a bias temperature instability of a SiO.sub.2 layer comprises exposing the SiO.sub.2 layer to atomic hydrogen.