Display device including pixel comprising first transistor second transistor and light-emitting element
09780124 · 2017-10-03
Assignee
Inventors
Cpc classification
G02F1/1368
PHYSICS
H01L27/1222
ELECTRICITY
H01L29/78678
ELECTRICITY
H01L29/78621
ELECTRICITY
H01L27/1214
ELECTRICITY
H10K59/124
ELECTRICITY
G02F1/13439
PHYSICS
H10K59/1315
ELECTRICITY
G02F1/136227
PHYSICS
H01L27/124
ELECTRICITY
H01L21/3003
ELECTRICITY
H10K59/123
ELECTRICITY
H01L21/0262
ELECTRICITY
H01L21/02631
ELECTRICITY
H10K59/121
ELECTRICITY
H01L27/1251
ELECTRICITY
H01L29/66537
ELECTRICITY
H01L27/1218
ELECTRICITY
H01L27/1285
ELECTRICITY
H01L27/1255
ELECTRICITY
H01L29/78684
ELECTRICITY
H01L29/78696
ELECTRICITY
International classification
H01L27/12
ELECTRICITY
G02F1/1335
PHYSICS
H01L21/02
ELECTRICITY
H01L29/66
ELECTRICITY
H01L21/30
ELECTRICITY
G02F1/1368
PHYSICS
Abstract
An active matrix display device having a pixel structure in which pixel electrodes, gate wirings and source wirings are suitably arranged in the pixel portions to realize a high numerical aperture without increasing the number of masks or the number of steps. The device comprises a gate electrode and a source wiring on an insulating surface, a first insulating layer on the gate electrode and on the source wiring, a semiconductor layer on the first insulating film, a second insulating layer on the semiconductor film, a gate wiring connected to the gate electrode on the second insulating layer, a connection electrode for connecting the source wiring and the semiconductor layer together, and a pixel electrode connected to the semiconductor layer.
Claims
1. A display device including a pixel, the pixel comprising: a first transistor; a second transistor; a light-emitting element, a first wiring; a second wiring; and a third wiring, wherein one of a source and a drain of the first transistor is electrically connected to the first wiring, wherein a gate of the first transistor is electrically connected to the second wiring, wherein one of a source and a drain of the second transistor is electrically connected to a pixel electrode, wherein the other one of the source and the drain of the second transistor is electrically connected to the third wiring, wherein the first wiring comprises a first portion and a second portion, wherein the second wiring comprises a third portion and a fourth portion, wherein the third wiring comprises a fifth portion, wherein the first portion and the third portion are positioned on a first insulating surface, and wherein the second portion, the fourth portion, and the fifth portion are positioned on a second insulating surface.
2. The display device including the pixel according to claim 1, wherein the other one of the source and the drain of the first transistor is electrically connected to the gate of the second transistor.
3. The display device including the pixel according to claim 1, wherein the third wiring is configured to supply power potential.
4. The display device including the pixel according to claim 1, wherein the gate of the first transistor comprises a first gate and a second gate.
5. The display device including the pixel according to claim 1, wherein the first portion is parallel to the third portion.
6. The display device including the pixel according to claim 1, wherein the second insulating surface is positioned over the first insulating surface.
7. A display device including a pixel, the pixel comprising: a first transistor; a second transistor; a light-emitting element, a first wiring; a second wiring; and a third wiring, wherein one of a source and a drain of the first transistor is electrically connected to the first wiring, wherein a gate of the first transistor is electrically connected to the second wiring, wherein one of a source and a drain of the second transistor is electrically connected to a pixel electrode, wherein the other one of the source and the drain of the second transistor is electrically connected to the third wiring, wherein the first wiring comprises a first portion and a second portion, wherein the second wiring comprises a third portion and a fourth portion, wherein the third wiring comprises a fifth portion, wherein the second portion, the fourth portion, and the fifth portion are positioned on a second insulating surface.
8. The display device including the pixel according to claim 7, wherein the other one of the source and the drain of the first transistor is electrically connected to the gate of the second transistor.
9. The display device including the pixel according to claim 7, wherein the third wiring is configured to supply power potential.
10. The display device including the pixel according to claim 7, wherein the gate of the first transistor comprises a first gate and a second gate.
11. The display device including the pixel according to claim 7, wherein the first portion is parallel to the third portion.
12. The display device including the pixel according to claim 7, wherein the second insulating surface is positioned over a first insulating surface.
13. A display device including a pixel, the pixel comprising: a first transistor; a second transistor; a light-emitting element, a first wiring; a second wiring; and a third wiring, wherein one of a source and a drain of the first transistor is electrically connected to the first wiring, wherein a gate of the first transistor is electrically connected to the second wiring, wherein one of a source and a drain of the second transistor is electrically connected to a pixel electrode, wherein the other one of the source and the drain of the second transistor is electrically connected to the third wiring, wherein the first wiring comprises a first portion and a second portion, wherein the second wiring comprises a third portion and a fourth portion, wherein the third wiring comprises a fifth portion, and wherein the fourth portion and the fifth portion are positioned on a second insulating surface.
14. The display device including the pixel according to claim 13, wherein the other one of the source and the drain of the first transistor is electrically connected to the gate of the second transistor.
15. The display device including the pixel according to claim 13, wherein the third wiring is configured to supply power potential.
16. The display device including the pixel according to claim 13, wherein the gate of the first transistor comprises a first gate and a second gate.
17. The display device including the pixel according to claim 13, wherein the first portion is parallel to the third portion.
18. The display device including the pixel according to claim 13, wherein the second insulating surface is positioned over a first insulating surface.
19. A display device including a pixel, the pixel comprising: a first transistor; a second transistor; a capacitor; and a light-emitting element, a first wiring; a second wiring; and a third wiring, wherein one of a source and a drain of the first transistor is electrically connected to the first wiring, wherein a gate of the first transistor is electrically connected to the second wiring, wherein one of a source and a drain of the second transistor is electrically connected to a pixel electrode, wherein the other one of the source and the drain of the second transistor is electrically connected to the third wiring, wherein the gate of the second transistor is electrically connected to a first electrode of the capacitor, wherein the first wiring comprises a first portion and a second portion, wherein the second wiring comprises a third portion and a fourth portion, wherein the third wiring comprises a fifth portion, wherein the first portion, the third portion, the gate of the first transistor, the gate of the second transistor, and the first electrode of the capacitor are positioned on a first insulating surface, and wherein the second portion, the fourth portion, and the fifth portion are positioned on a second insulating surface.
20. The display device including the pixel according to claim 19, wherein the other one of the source and the drain of the first transistor is electrically connected to the gate of the second transistor, and wherein the other one of the source and the drain of the first transistor is electrically connected to the first electrode of the capacitor.
21. The display device including the pixel according to claim 19, wherein the third wiring is configured to supply power potential.
22. The display device including the pixel according to claim 19, wherein the gate of the first transistor comprises a first gate and a second gate.
23. The display device including the pixel according to claim 19, wherein the first portion is parallel to the third portion.
24. The display device including the pixel according to claim 19, wherein the first insulating surface is positioned over the second insulating surface.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
DESCRIPTION OF THE PREFERRED EMBODIMENTS
(17) Referring to
(18) A gate electrode 204 of a TFT provided for every pixel (hereinafter referred to as pixel TFT) is formed on an insulating surface, and a semiconductor film 212 is formed via a first insulating film. The source wiring 207 is formed on the same insulating surface as that of the gate electrode 204. The gate wiring 235 and a pixel electrode 236 are formed on a second insulating film formed on the semiconductor film 212. The gate wiring 235 and the pixel electrode 236 are connected to the gate electrode 204 and to the semiconductor film 212, respectively, through contact holes. Further, the source wiring 207 and the semiconductor film 212 are connected together through a connection wiring 234 formed on the same layer as the gate wiring 235.
(19) Due to this pixel structure, a portion where the semiconductor film 212 intersects the gate electrode 204 (a portion where a channel is formed in the TFT) can be covered with the gate wiring 235 so as to be shielded from the light. It is desired that other regions of the semiconductor film 212 are shielded from the light, too. In
(20) In the pixel structure of
(21) Further, the end of the pixel electrode 236 on one side can be formed being overlapped on the source wiring 207 to shut off light that leaks through a gap to the neighboring pixel electrode 242.
(22) A pattern of the above pixel structure can be formed by a process for exposure to light. The process for exposure to light requires photomasks, i.e., a first photomask for forming a gate electrode, a second photomask for forming a semiconductor film, a third photomask for forming an LDD region of the pixel TFT, a fourth photomask for forming a contact hole, and a fifth photomask for forming the gate wiring, pixel electrode and connection wiring. Namely, the pixel portion can be formed by using five pieces of photomasks. When a drive circuit is formed around the pixel portion by applying a CMOS circuit constituted by n-channel TFTs and p-channel TFTs, an additional photomask is needed for covering the n-channel TFTs. When the pixel structure shown in
(23) The pixel structure shown in
EMBODIMENTS
Embodiment 1
(24) This embodiment deals with a method of simultaneously fabricating a pixel portion and TFTs (n-channel TFT and p-channel TFT) for forming a drive circuit around the pixel portion on the same substrate with reference to the drawings.
(25) Referring, first, to
(26) The gate electrodes formed by using a first photomask has a thickness of 200 to 400 nm, preferably, 250 nm, and have ends that are tapered so that a film can be favorably formed thereon (to improve step coverage). The ends are tapered at an angle of 5 to 30 degrees and, preferably, 15 to 25 degrees. The ends are tapered by dry-etching and the angles are controlled relying on an etching gas and a bias voltage applied to the substrate side.
(27) Referring next to
(28) The first insulating film 208 includes a semiconductor film formed as an upper layer thereof and is used as a gate-insulating film, and further exhibits a function of a blocking layer to prevent the diffusion of impurities such as of an alkali metal in the semiconductor film from the substrate 201.
(29) The semiconductor film 209 is formed on the first insulating film 208 by using a polycrystalline semiconductor maintaining a thickness of 30 to 100 nm and, preferably, 40 to 60 nm. Though there is no limitation on the material of the polycrystalline semiconductor, there can be typically used silicon or a silicon-germanium (SiGe) alloy. The polycrystalline semiconductor is obtained by subjecting a semiconductor having an amorphous structure formed by the plasma CVD method or sputtering method to the crystallization relying upon a laser crystallization method or thermal crystallization method.
(30) The polycrystalline semiconductor is formed by the laser crystallization method by using an excimer laser, a YAG laser, a YVO.sub.4 laser or a YLF laser of the pulse oscillation type or of the continuous emission type. When these lasers are used, the laser beam emitted from the laser oscillator is linearly collected through an optical system and is projected onto the semiconductor film. The crystallization conditions can be suitably selected by a person who conducts the production. When the excimer laser is used, however, the pulse oscillation frequency is set to be 30 Hz and the laser energy density is selected to be 100 to 400 mJ/cm.sup.2 (typically, 200 to 300 mJ/cm.sup.2). When the YAG laser is used, the pulse oscillation frequency is set to be 1 to 10 kHz by using the second harmonics and the laser energy density is set to be 300 to 600 mJ/cm.sup.2 (typically, 350 to 500 mJ/cm.sup.2). A laser beam linearly focused into a width of 100 to 1000 μm and, for example, into 400 μm is projected onto the whole surface of the substrate at an overlapping ratio of the linear laser beam of 80 to 98%.
(31) At this step, a p-type impurity (acceptor) as represented by boron may be added to the semiconductor film 209 at a concentration of 1×10.sup.16 to 5×10.sup.17/cm.sup.3 in order to control the threshold voltage of the TFTs.
(32) The semiconductor film 209 of the polycrystalline semiconductor is formed in a predetermined pattern by using a second photomask.
(33) Thereafter, an insulating film of silicon oxide or silicon nitride is formed maintaining a thickness of 100 to 200 nm on the semiconductor films 210 to 213. Referring to
(34) Then, a first doping step is effected to form an LDD (lightly doped drain) region of the n-channel TFT. The doping may be effected by the ion doping method or the ion injection method. Phosphorus (P) is added as the n-type impurity (donor), and first impurity regions 219 to 222 are formed by using the third insulating layers 215 to 218 as a mask. The donor concentration in these regions is 1×10.sup.16 to 2×10.sup.17/cm.sup.3.
(35) A second doping step is the one for forming a source region and a drain region of the n-channel TFT. Referring to
(36) Before or after the second doping step, it is desired that the etching is effected with a hydrofluoric acid in a state where the masks 223 to 225 are formed to remove the third insulating layers 214 and 218.
(37) Referring to
(38) Referring, next, to
(39) Due to this heat treatment, hydrogen is released from the silicon nitride film or the silicon oxinitride film which is the first layer 232 of the second insulating film simultaneously with the activation of the impurity element, and the semiconductor film is hydrogenated. This is a step to terminate the dangling bond of the semiconductor film with hydrogen. As means for efficiently executing the hydrogenation, there may be executed a plasma hydrogenation (using hydrogen excited by plasma) prior to forming the first layer 232 of the second insulating film.
(40) A second layer 233 of the second insulating film shown in
(41) Then, contact holes are formed by using a fifth photomask. There are further formed a connection electrode 234 and source or drain wirings 235, 236 in the drive circuit 305 by using aluminum (Al), titanium (Ti) or tantalum (Ta) using a sixth photomask. There are further formed a pixel electrode 240, a gate wiring 239 and a connection electrode 238 in a pixel portion 306.
(42) Thus, there are formed on the same substrate the drive circuit 305 having a p-channel TFT 301 and an n-channel TFT 302, and the pixel portion 306 having a pixel TFT 303 and a holding capacitor 304. In the p-channel TFT 301 in the drive circuit 305, there are formed a channel-forming region 307 and a source or drain region 308 which is a third impurity region. In the n-channel TFT 302, there are formed a channel-forming region 309, an LDD region 310 which is a first impurity region, and a source or drain region 311 which is a second impurity region. The pixel TFT 303 in the pixel portion 306 is of a multi-gate structure, and in which are formed a channel-forming region 312, an LDD region 313, and source or drain regions 314 and 316. The second impurity region located between the LDD regions 313 is effective in lowering the off current. A holding capacitor 304 is formed by the capacitor wiring 205, the semiconductor film 213 and the first insulating film formed therebetween.
(43) In the pixel portion 306, the source wiring 207 is electrically connected through a connection electrode 238 to the source or drain region 314 of the pixel TFT 303. Further, the gate wiring 239 is electrically connected to the first electrode. The pixel electrode 240 is connected to the source or drain region 316 of the pixel TFT 303 and to the semiconductor film 213 of the holding capacitor 304.
(44)
(45) One of the advantages of forming the TFTs in an inverse staggering type is that the LDD region overlapped on the gate electrode in the n-channel TFT can be formed in a self-aligned manner by the back-surface exposure process, and the dispersion in the TFT characteristics can be minimized in addition to the feature of continuously forming the gate insulating film and the semiconductor film.
Embodiment 2
(46) This embodiment deals with a pixel structure applied to a liquid crystal display device of the reflection type, which will now be described with reference to
(47) Island-like regions 417 to 419 are formed under the pixel electrode 413 of the pixel portion 422 to render the surface thereof rugged. In
(48) Second insulating films 409 and 410 are formed thereon. Here, the second insulating film 410 is formed of an organic resin material to reflect the ruggedness of the underlying layer. For this purpose, the second insulating film 410 is formed by applying an organic resin material having a viscosity of 10 to 1000 cp (preferably, 40 to 200 cp) so as to form ruggedness on the surface. Upon forming the layer of the organic resin material, the surface becomes rugged with a mild curvature of a radius of curvature of 0.1 to 4 μm. Though
Embodiment 3
(49) The embodiment 1 has dealt with the active matrix liquid crystal display device of the reflection type. By forming the pixel electrode using a transparent electrically conducting film, however, it is possible to form a display device of the transmission type. A pixel TFT 383 in a pixel portion 386 shown in
(50) After a second layer 229 of the second insulating film is formed by using the organic resin material, first pixel electrodes 250 and 251 are formed simultaneously with the gate wiring and the connection electrode. The first pixel electrode 250 is connected to the semiconductor film of the pixel TFT 383, and the first pixel electrode 251 is connected to the semiconductor film forming the holding capacitor 384. Thereafter, a transparent electrically conducting film 252 is formed to form a pixel electrode.
(51) The transparent electrically conducting film is formed by sputtering or vacuum-vaporizing indium oxide (In.sub.2O.sub.3) or an indium oxide-tin oxide (In.sub.2O.sub.3—SnO.sub.2; ITO) alloy. The above material is etched by using a hydrochloric acid solution. Further, etching the ITO tends to produce residue. In order to improve workability by etching, therefore, there may be used an indium oxide-zinc oxide alloy (In.sub.2O.sub.3—ZnO). The indium oxide-zinc oxide alloy exhibits excellent surface smoothness and superior thermal stability to ITO. Similarly, zinc oxide (ZnO) is a preferred material, too. In order to improve transmission factor for visible light and electric conductivity, further, there can be used zinc oxide (ZnO:Ga) to which gallium (Ga) is added.
(52) In the embodiment 1, the active matrix substrate was prepared by using 5 pieces of photomasks to fabricate a liquid crystal display device of the reflection type. However, by adding another piece of photomask (a total of 6 pieces of photomasks), as described above, there can be prepared an active matrix substrate that meets a liquid crystal display device of the transmission type.
Embodiment 4
(53) This embodiment deals with the steps of fabricating an active matrix liquid crystal display device by using the active matrix substrate obtained in Embodiment 1.
(54)
(55) The thus fabricated liquid crystal display device of the active matrix type can be used as a display device for various electronic devices. Further, the method of fabricating the active matrix liquid crystal display device of this embodiment can similarly be applied even in fabricating the active matrix substrate of the embodiment 2 or of the embodiment 3.
Embodiment 5
(56)
(57)
Embodiment 6
(58) This embodiment deals with the case where the active matrix substrate of the embodiment 1 is applied to a self-light-emitting display device by using an electro luminescence (EL) material (hereinafter referred to as EL display device). The electro luminescence material emits light by either fluorescence or phosphorescence. The emission of light referred to in this embodiment includes either one of them or both of them.
(59)
(60) The current-controlling TFT 702 is a p-channel TFT, and has a channel-forming region 707 and a source or drain region 708 in a semiconductor film 756 on a gate electrode 752. The source side of the current-controlling TFT 702 is connected to a power source line 764, and the drain side thereof is connected to a drain electrode 765. To the drain electrode 765 is connected a pixel electrode 766 which is formed of a transparent electrically conducting film. Further, a holding capacitor 703 is formed in a region where the capacitor wiring 752 and the semiconductor film 756 are overlapped one upon the other.
(61) The first insulating films 754 (754a, 754b) and second insulating films 759, 760 are the same as those of the embodiment 1.
(62)
(63) In the pixel portion, there is formed a bank 767 which is an insulating film covering an end of the pixel electrode which is an anode, and an organic compound layer is formed thereon to produce electroluminescence. By applying the solution, there are formed a light-emitting layer of such a material as polyvinyl carbazole and organic compound layers 768, 769 inclusive of an electron-pouring layer of potassium acetyl acetonate (hereinafter referred to as acac K). A cathode 770 formed of an aluminum alloy is formed thereon. In this case, the cathode 770 also works as a passivation film. Thus, there is formed a self-light-emitting EL element comprising an anode, an organic compound layer and a cathode. In the case of this embodiment, light emitted from the light-emitting layer 768 travels toward the active matrix substrate.
(64) Upon employing the pixel structure of this invention as described above, it is allowed to improve the numerical aperture of the self-light-emitting display device of the active matrix type, too. As a result, the picture is displayed brightly and vividly.
Embodiment 7
(65) This embodiment deals with a semiconductor device incorporating the display device of this invention. Examples of the semiconductor device of this type include portable data terminals (electronic notebook, mobile computer, cell phone, etc.), video camera, still camera, personal computer, TV and the like as shown in
(66)
(67)
(68)
(69)
(70)
(71)
(72)
(73)
(74) The pixel structure of the present invention enables the pixel electrode to occupy an increased proportion of the pixel portion and, hence, makes it possible to improve the numerical aperture in the active matrix liquid crystal display device of the reflection type. As a result, the picture can be brightly and vividly displayed at any portion of the liquid crystal display device of the reflection type.