H01L2224/2781

VERTICAL NANORIBBON ARRAY (VERNA) THERMAL INTERFACE MATERIALS WITH ENHANCED THERMAL TRANSPORT PROPERTIES
20180342405 · 2018-11-29 ·

A thermal interface material (TIM) and method for manufacture is disclosed. A vertically aligned carbon nanotube (VACNT) array is formed on a substrate, then individual CNTs are cleaved to form a vertical nanoribbon array (VERNA). An array of aligned, upright, flat, highly-compliant ribbon elements permit a higher packing density, better ribbon-to-ribbon engagement factor, better contact with adjoining surfaces and potentially achievement of theoretical thermal conductance limit (1 GW/m2K) for such nanostructured polycyclic carbon materials. Methods for forming the VERNA include either or both of electrochemical and gas phase processing steps.

DIE ENCAPSULATION IN OXIDE BONDED WAFER STACK
20180337160 · 2018-11-22 · ·

Structures and methods of fabricating semiconductor wafer assemblies that encapsulate one or die in a cavity etched into an oxide bonded semiconductor wafer stack. The methods generally include the steps of positioning the die in the cavity, mechanically and electrically mounting the die to the wafer stack, and encapsulating the die within the cavity by bonding a lid wafer to the wafer stack in one of multiple ways. Semiconductor processing steps are applied to construct the assemblies (e.g., deposition, annealing, chemical and mechanical polishing, etching, etc.) and connecting the die (e.g., bump bonding, wire interconnecting, ultrasonic bonding, oxide bonding, etc.) according to the embodiments described above.

DIE ENCAPSULATION IN OXIDE BONDED WAFER STACK
20180337160 · 2018-11-22 · ·

Structures and methods of fabricating semiconductor wafer assemblies that encapsulate one or die in a cavity etched into an oxide bonded semiconductor wafer stack. The methods generally include the steps of positioning the die in the cavity, mechanically and electrically mounting the die to the wafer stack, and encapsulating the die within the cavity by bonding a lid wafer to the wafer stack in one of multiple ways. Semiconductor processing steps are applied to construct the assemblies (e.g., deposition, annealing, chemical and mechanical polishing, etching, etc.) and connecting the die (e.g., bump bonding, wire interconnecting, ultrasonic bonding, oxide bonding, etc.) according to the embodiments described above.

Bonding structures of integrated circuit devices and method forming the same

A method includes forming a conductive pad over an interconnect structure of a wafer, forming a capping layer over the conductive pad, forming a dielectric layer covering the capping layer, and etching the dielectric layer to form an opening in the dielectric layer. The capping layer is exposed to the opening. A wet-cleaning process is then performed on the wafer. During the wet-cleaning process, a top surface of the capping layer is exposed to a chemical solution used for performing the wet-cleaning process. The method further includes depositing a conductive diffusion barrier extending into the opening, and depositing a conductive material over the conductive diffusion barrier.

BONDING STRUCTURES OF INTEGRATED CIRCUIT DEVICES AND METHOD FORMING THE SAME
20240371804 · 2024-11-07 ·

A method includes forming a conductive pad over an interconnect structure of a wafer, forming a capping layer over the conductive pad, forming a dielectric layer covering the capping layer, and etching the dielectric layer to form an opening in the dielectric layer. The capping layer is exposed to the opening. A wet-cleaning process is then performed on the wafer. During the wet-cleaning process, a top surface of the capping layer is exposed to a chemical solution used for performing the wet-cleaning process. The method further includes depositing a conductive diffusion barrier extending into the opening, and depositing a conductive material over the conductive diffusion barrier.

Method for performing direct bonding between two structures

This method includes steps a) providing the first structure and second structure, the first structure including a surface on which a silicon layer is formed; b) bombarding the silicon layer by a beam (F) of species configured to reach the surface of the first structure, and to preserve a part of the silicon layer with a surface roughness of less than 1 nm RMS on completion of the bombardment; c) bonding the first structure and second structure by direct bonding between the part of the silicon layer preserved in step b) and the second structure, steps b) and c) being executed in the same chamber subjected to a vacuum of less than 10.sup.?2 mbar.

APPARATUS AND METHODS FOR MICRO-TRANSFER-PRINTING

In an aspect, a system and method for assembling a semiconductor device on a receiving surface of a destination substrate is disclosed. In another aspect, a system and method for assembling a semiconductor device on a destination substrate with topographic features is disclosed. In another aspect, a gravity-assisted separation system and method for printing semiconductor device is disclosed. In another aspect, various features of a transfer device for printing semiconductor devices are disclosed. In yet another aspect, a method and structure for heat-assisted micro-transfer printing is disclosed.

METHOD FOR PERFORMING DIRECT BONDING BETWEEN TWO STRUCTURES

This method includes steps a) providing the first structure and second structure, the first structure including a surface on which a silicon layer is formed; b) bombarding the silicon layer by a beam (F) of species configured to reach the surface of the first structure, and to preserve a part of the silicon layer with a surface roughness of less than 1 nm RMS on completion of the bombardment; c) bonding the first structure and second structure by direct bonding between the part of the silicon layer preserved in step b) and the second structure, steps b) and c) being executed in the same chamber subjected to a vacuum of less than 10.sup.2 mbar.

SUBSTRATE AND METHOD OF PRODUCING A SUBSTRATE

A method for producing a substrate for a semiconductor module includes: forming a first electrically conductive layer on a first side of a dielectric insulation layer; structuring the first electrically conductive layer by creating one or more incisions through the first electrically conductive layer that extend from an upper surface of the first electrically conductive layer down to the dielectric insulation layer, thereby completely separating different sections of the first electrically conductive layer; and forming a passivation layer covering the entire upper surface of the structured first electrically conductive layer.

Method for bonding metallic contact areas with solution of a sacrificial layer applied on one of the contact areas
09640510 · 2017-05-02 · ·

A method for bonding of a first, at least partially metallic contact surface of a first substrate to a second, at least partially metallic contact surface of a second substrate, with the following steps, especially the following progression: application of a sacrificial layer which is at least partially, especially predominantly soluble in the material of at least one of the contact surfaces to at least one of the contact surfaces, bonding of the contact surfaces with at least partial solution of the sacrificial layer in at least one of the contact surfaces.