H01L2224/27848

Semiconductor dies having ultra-thin wafer backmetal systems, microelectronic devices containing the same, and associated fabrication methods
11616040 · 2023-03-28 · ·

Semiconductor dies including ultra-thin wafer backmetal systems, microelectronic devices containing such semiconductor dies, and associated fabrication methods are disclosed. In one embodiment, a method for processing a device wafer includes obtaining a device wafer having a wafer frontside and a wafer backside opposite the wafer frontside. A wafer-level gold-based ohmic bond layer, which has a first average grain size and which is predominately composed of gold, by weight, is sputter deposited onto the wafer backside. An electroplating process is utilized to deposit a wafer-level silicon ingress-resistant plated layer over the wafer-level Au-based ohmic bond layer, while imparting the plated layer with a second average grain size exceeding the first average grain size. The device wafer is singulated to separate the device wafer into a plurality of semiconductor die each having a die frontside, an Au-based ohmic bond layer, and a silicon ingress-resistant plated layer.

Semiconductor dies having ultra-thin wafer backmetal systems, microelectronic devices containing the same, and associated fabrication methods
11616040 · 2023-03-28 · ·

Semiconductor dies including ultra-thin wafer backmetal systems, microelectronic devices containing such semiconductor dies, and associated fabrication methods are disclosed. In one embodiment, a method for processing a device wafer includes obtaining a device wafer having a wafer frontside and a wafer backside opposite the wafer frontside. A wafer-level gold-based ohmic bond layer, which has a first average grain size and which is predominately composed of gold, by weight, is sputter deposited onto the wafer backside. An electroplating process is utilized to deposit a wafer-level silicon ingress-resistant plated layer over the wafer-level Au-based ohmic bond layer, while imparting the plated layer with a second average grain size exceeding the first average grain size. The device wafer is singulated to separate the device wafer into a plurality of semiconductor die each having a die frontside, an Au-based ohmic bond layer, and a silicon ingress-resistant plated layer.

SEMICONDUCTOR PACKAGE INHIBITING VISCOUS MATERIAL SPREAD
20220344297 · 2022-10-27 ·

A semiconductor package includes spread inhibiting structure to constrain the movement of viscous material during fabrication. In some embodiments, the spread inhibiting structure comprises a recess in an underside of a package lid overlying the die. According to other embodiments, the spread inhibiting structure comprises polymer disposed on the lid underside proximate to a side of the packaged die. According to still other embodiments, the spread inhibiting structure comprises a polymer disposed around the top of the die to serve as a dam and contain spreading. In some embodiments, the viscous material may be a Thermal Integration Material (TIM) in an uncured state, and the polymer may be the TIM in a cured state.

SEMICONDUCTOR PACKAGE INHIBITING VISCOUS MATERIAL SPREAD
20220344297 · 2022-10-27 ·

A semiconductor package includes spread inhibiting structure to constrain the movement of viscous material during fabrication. In some embodiments, the spread inhibiting structure comprises a recess in an underside of a package lid overlying the die. According to other embodiments, the spread inhibiting structure comprises polymer disposed on the lid underside proximate to a side of the packaged die. According to still other embodiments, the spread inhibiting structure comprises a polymer disposed around the top of the die to serve as a dam and contain spreading. In some embodiments, the viscous material may be a Thermal Integration Material (TIM) in an uncured state, and the polymer may be the TIM in a cured state.

Manufacturing method of electronic-component-mounted module

A manufacturing method of an electronic-component-mounted module includes a step of forming a laminate of: a ceramic substrate board, a circuit layer made of aluminum or aluminum alloy on the ceramic substrate board, a first silver paste layer between the circuit layer and one surface of an electronic component, the electronic component, a lead frame made of copper or copper alloy, and a second silver paste layer between the other surface of the electronic component and the lead frame; and a step of batch-bonding bonding the circuit layer, the electronic component, and the lead frame at one time by heating the laminate to a heating temperature of not less than 180° C. to 350° C. inclusive with adding a pressure of 1 MPa to 20 MPa inclusive in a laminating direction on the laminate, to sinter the first and second silver paste layers and form first and second silver-sintered bonding layers.

Manufacturing method of electronic-component-mounted module

A manufacturing method of an electronic-component-mounted module includes a step of forming a laminate of: a ceramic substrate board, a circuit layer made of aluminum or aluminum alloy on the ceramic substrate board, a first silver paste layer between the circuit layer and one surface of an electronic component, the electronic component, a lead frame made of copper or copper alloy, and a second silver paste layer between the other surface of the electronic component and the lead frame; and a step of batch-bonding bonding the circuit layer, the electronic component, and the lead frame at one time by heating the laminate to a heating temperature of not less than 180° C. to 350° C. inclusive with adding a pressure of 1 MPa to 20 MPa inclusive in a laminating direction on the laminate, to sinter the first and second silver paste layers and form first and second silver-sintered bonding layers.

Semiconductor device and manufacturing method for the semiconductor device
09847311 · 2017-12-19 · ·

A semiconductor device includes first and second semiconductor elements and first and second conductive members. A first electrode on the first semiconductor element is bonded to a first stack part of the first conductive member by a first bonding layer. A second electrode on the second semiconductor element is bonded to a second stack part of the second conductive member by a second bonding layer. A first joint part of the first conductive member is bonded to a second joint part of the second conductive member by an intermediate bonding layer. A first surface of the first joint part facing the second joint part, a side surface of the first joint part continuous from the first surface, a second surface of the second joint part facing the first joint part, and a side surface of the second joint part continuous from the second surface are covered by nickel layers.

DIELECTRIC-DIELECTRIC AND METALLIZATION BONDING VIA PLASMA ACTIVATION AND LASER-INDUCED HEATING

The invention is directed towards enhanced systems and methods for employing a pulsed photon (or EM energy) source, such as but not limited to a laser, to electrically couple, bond, and/or affix the electrical contacts of a semiconductor device to the electrical contacts of another semiconductor devices. Full or partial rows of LEDs are electrically coupled, bonded, and/or affixed to a backplane of a display device. The LEDs may be μLEDs. The pulsed photon source is employed to irradiate the LEDs with scanning photon pulses. The EM radiation is absorbed by either the surfaces, bulk, substrate, the electrical contacts of the LED, and/or electrical contacts of the backplane to generate thermal energy that induces the bonding between the electrical contacts of the LEDs' electrical contacts and backplane's electrical contacts. The temporal and spatial profiles of the photon pulses, as well as a pulsing frequency and a scanning frequency of the photon source, are selected to control for adverse thermal effects.

DIELECTRIC-DIELECTRIC AND METALLIZATION BONDING VIA PLASMA ACTIVATION AND LASER-INDUCED HEATING

The invention is directed towards enhanced systems and methods for employing a pulsed photon (or EM energy) source, such as but not limited to a laser, to electrically couple, bond, and/or affix the electrical contacts of a semiconductor device to the electrical contacts of another semiconductor devices. Full or partial rows of LEDs are electrically coupled, bonded, and/or affixed to a backplane of a display device. The LEDs may be μLEDs. The pulsed photon source is employed to irradiate the LEDs with scanning photon pulses. The EM radiation is absorbed by either the surfaces, bulk, substrate, the electrical contacts of the LED, and/or electrical contacts of the backplane to generate thermal energy that induces the bonding between the electrical contacts of the LEDs' electrical contacts and backplane's electrical contacts. The temporal and spatial profiles of the photon pulses, as well as a pulsing frequency and a scanning frequency of the photon source, are selected to control for adverse thermal effects.

CONDUCTIVE BONDED ASSEMBLY OF ELECTRONIC COMPONENT, SEMICONDUCTOR DEVICE USING SAME, AND METHOD OF PRODUCTION OF CONDUCTIVE BONDED ASSEMBLY

The present invention provides a conductive bonded assembly utilizing particles of Ni or an Ni alloy as conductive particles so as to enable firing under non-pressing conditions and further realize an excellent bonding strength, electron migration characteristic, and ion migration characteristic. The conductive bonded assembly of the present invention is a conductive bonded assembly of an electronic component which has a first bondable member (for example, electrode material), a second bondable member (for example, a semiconductor device on an Si or SiC substrate), and a conductive bonding layer bonding these bondable members together, where the bonding layer is an Ni sintered body formed by a sintered body of Ni particles which has a porosity of 30% or less, and, further, can be obtained by heating and sintering the Ni particles at the time of firing where the Ni sintered bonding layer is formed.