Patent classifications
H01L29/0852
High-Voltage Semiconductor Devices
High-voltage semiconductor devices are disclosed, each having gate, source and drain electrodes. A deep well layer is formed on a substrate and has a surface, where the substrate and the deep well layer are of first-type and second-type conductivities, respectively. A field isolation layer on the surface isolates a drain active region from a source active region. The source electrode contacts the source active region on the surface to form an ohmic contact. The drain electrode contacts the drain active region on the surface. A first well layer of the first-type conductivity is formed on the surface and between the ohmic contact and the drain active region, and at least a portion of the first well layer is under the field isolation layer. A bottom layer of the first-type conductivity is formed at a bottom of the deep well layer. The gate electrode is on the field isolation layer.
SEMICONDUCTOR DEVICE
A semiconductor device including an insulating layer on a substrate; channel semiconductor patterns stacked on the insulating layer and vertically spaced apart from each other; a gate electrode crossing the channel semiconductor patterns; source/drain regions respectively at both sides of the gate electrode and connected to each other through the channel semiconductor patterns, the source/drain regions having concave bottom surfaces; and air gaps between the insulating layer and the bottom surfaces of the source/drain regions.
HIGH-POWER FIELD-EFFECT TRANSISTOR (FET)
Disclosed are apparatuses and related methods for fabrication. The apparatus includes a field-effect transistor (FET). The FET has a source contact coupled to a source implant in a body layer, a drain contact coupled to a drain implant in the body layer, and a first gate coupled to a transistor channel in the body layer between the source contact and the drain contact. The FET further includes a second gate coupled to the body layer between the source contact and the drain contact, a drift region in the body layer, where the second gate at least partially overlaps the drift region, and a resurf portion disposed partially over the first gate and over the second gate.
METHOD FOR PRODUCING A SILICON CARBIDE SEMICONDUCTOR COMPONENT
A semiconductor component includes: gate structures extending into a silicon carbide body from a first surface and having a width along a first horizontal direction parallel to the first surface that is less than a vertical extent of the gate structures perpendicular to the first surface; contact structures extending into the silicon carbide body from the first surface, the gate and contact structures alternating along the first horizontal direction; shielding regions which, in the silicon carbide body, adjoin a bottom of the contact structures and are spaced apart from the gate structures along the first horizontal direction; and source regions between the first surface and body regions. The body regions form pn junctions with the source regions and include main sections adjoining the gate structures and contact sections adjoining the contact structures. A vertical extent of the contact structures is greater than the vertical extent of the gate structures.
METHOD FOR PRODUCING A SILICON CARBIDE SEMICONDUCTOR COMPONENT
A method for producing a semiconductor component includes: forming a silicon carbide substrate having a body layer formed on a section of a main layer, and a source layer formed on a section of the body layer; forming gate trenches and contact trenches extending through the source layer and the body layer, the gate trenches and contact trenches alternating along a first horizontal direction parallel to a first main surface of the silicon carbide substrate; forming a gate dielectric in the gate trenches; forming a metal structure which includes first sections adjoining the gate dielectric in the gate trenches and second sections in the contact trenches, the second sections adjoining body regions formed from sections of the body layer and source regions formed from sections of the source layer; and removing third sections of the metal structure that connect the first sections to the second sections.
Manufacturing method of self-aligned DMOS body pickup
A manufacturing process of a DMOS device in a drift region in a semiconductor substrate, having: forming a polysilicon layer above the drift region; forming a block layer above the polysilicon layer; etching both the block layer and the polysilicon layer, through a window of a first masking layer to expose a window to the drift region; implanting dopants through the window to the drift region to form a body region; forming blocking spacers to wrap side walls of the polysilicon layer; implanting dopants into the body region under a window shaped by the blocking spacers to form a body pickup region; etching away the blocking spacers; performing a masking step to form gates; forming ONO spacers to wrap side walls of the gates; and performing a masking step to form source regions and drain pickup regions.
Silicon carbide semiconductor component comprising trench gate structures and shielding regions
A semiconductor component includes gate structures extending into a silicon carbide body from a first surface. A width of the gate structures along a first horizontal direction parallel to the first surface is less than a vertical extent of the gate structures perpendicular to the first surface. Contact structures extend into the silicon carbide body from the first surface. The gate structures and the contact structures alternate along the first horizontal direction. Shielding regions in the silicon carbide body adjoin a bottom of the contact structures and are spaced apart from the gate structures along the first horizontal direction. Corresponding methods for producing the semiconductor component are also described.
LATERAL TRANSISTOR WITH LATERAL CONDUCTIVE FIELD PLATE OVER A FIELD PLATE POSITIONING LAYER
The present disclosure discloses a lateral transistor having a source region, a drain region, a gate near the source region side and a field dielectric positioned in or atop a portion of a well region between the drain region and the gate. The lateral transistor further includes a non-conductive field plate positioning layer positioned atop a portion of the field dielectric and separated laterally from the gate with a first lateral distance, a lateral conductive field plate positioned atop the non-conductive field plate positioning layer and separated laterally from the gate with a second lateral distance and a vertical trenched field plate contact extending vertically from a top surface of an interlayer dielectric layer through the interlayer dielectric layer to reach and contact with the lateral conductive field plate.
METHOD OF MANUFACTURING INSULATED GATE SEMICONDUCTOR DEVICE WITH INJECTION SUPPRESSION STRUCTURE
A method of manufacturing an insulated gate semiconductor device includes simultaneously forming a gate trench and a contact trench that respectively penetrate form a top of the electrode contact region through a main electrode contact region and a injection control region in a depth direction and respectively reach a charge transport region, the contact trench being disposed at a position laterally separated from the gate trench in a plan view; and embedding a gate electrode inside the gate trench with a gate insulating film interposed therebetween, thereby forming an insulated gate structure, and simultaneously embedding an injection suppression region inside the contact trench, the gate electrode and the injection suppression region being both made of a second semiconductor material having a narrower bandgap than a bandgap of the first semiconductor material of the charge transport region.
SEMICONDUCTOR DEVICE
Provided is a semiconductor device whose performance is improved. A p type body region is formed in an n type semiconductor layer containing silicon carbide, and a gate electrode is formed on the body region with a gate insulating film interposed therebetween. An n type source region is formed in the body region on a side surface side of the gate electrode, and the body region and a source region are electrically connected to a source electrode. A p type field relaxation layer FRL is formed in the semiconductor layer on the side surface side of the gate electrode, and the source electrode is electrically connected to the field relaxation layer FRL. The field relaxation layer FRL constitutes a part of the JFET 2Q which is a rectifying element, and a depth of the field relaxation layer FRL is shallower than a depth of the body region.