H01L29/7802

Semiconductor die and method of manufacturing the same

The application relates to a semiconductor die having a semiconductor body including an active region, an insulation layer on the semiconductor body, and a sodium stopper formed in the insulation layer. The sodium stopper is arranged in an insulation layer groove which intersects the insulation layer vertically and extends around the active region. The sodium stopper is formed of a tungsten material filling the insulation layer groove.

METHOD FOR THINNING WAFER
20230009693 · 2023-01-12 ·

A method for thinning a wafer is provided which is related to the field of semiconductor technologies, to resolve problems of a low yield, a complex process, and high preparation costs of a SiC power device. The wafer which may alternatively be understood as a composite substrate, includes a first silicon carbide layer, a dielectric layer, and a second silicon carbide layer that are disposed in a stacked manner. The wafer has a first side and a second side that are opposite to each other, and a side that is of the second silicon carbide layer and that is away from the first silicon carbide layer is the first side of the wafer.

POWER SEMICONDUCTOR DEVICE

A power semiconductor device includes a semiconductor layer based on silicon carbide (SiC), a vertical drift region positioned to extend in a vertical direction inside the semiconductor layer and having a first conductive type, a well region positioned in at least one side of the vertical drift region to make contact with the vertical drift region and having a second conductive type, recess gate electrodes extending from a surface of the semiconductor layer into the semiconductor layer and buried in the vertical drift region and the well region to cross the vertical drift region and the well region in a first direction, source regions positioned in the well region between the recess gate electrodes and having the first conductive type, and insulating-layer protective regions surrounding lower portions of the recess gate electrodes, respectively, in the vertical drift region, and having the second conductive type.

GRADIENT DOPING EPITAXY IN SUPERJUNCTION TO IMPROVE BREAKDOWN VOLTAGE
20230008858 · 2023-01-12 ·

Embodiments of processing a substrate are provided herein. In some embodiments, a method of processing a substrate includes: depositing, via a first epitaxial growth process, an n-doped silicon material onto a substrate to form an n-doped layer while adjusting a ratio of dopant precursor to silicon precursor so that a dopant concentration of the n-doped layer increases from a bottom of the n-doped layer to a top of the n-doped layer; etching the n-doped layer to form a plurality of trenches having sidewalls that are tapered and a plurality of n-doped pillars therebetween; and filling the plurality of trenches with a p-doped material via a second epitaxial growth process to form a plurality of p-doped pillars.

PARALLEL STRUCTURE, METHOD OF MANUFACTURING THE SAME, AND ELECTRONIC DEVICE INCLUDING THE SAME
20230215865 · 2023-07-06 ·

A method of manufacturing a parallel structure of semiconductor devices includes: disposing a semiconductor stack, which includes source/drain layers disposed vertically in sequence and channel layers therebetween, on a substrate; patterning the semiconductor stack into a predetermined shape to define an active region; forming gate stacks around at least part of peripheries of the channel layers; forming an isolation layer on peripheries of the active region and the gate stack; forming first to third conductive channels on a sidewall of the isolation layer; determining the pre-determined shape and a shape of the gate stacks, such that one of the source/drain layers on two sides of the channel layer passes through the isolation layer to contact the first conductive channel, while the other one passes through the isolation layer to contact the second conductive channel, and the gate stack passes through the isolation layer to contact the third conductive channel.

POWER DEVICE WITH GRADED CHANNEL

A power device includes a silicon carbide substrate. A gate is provided on a first side of the silicon carbide substrate. A graded channel includes a first region having a first dopant concentration and a second region having a second dopant concentration, the second dopant concentration being greater than the first dopant concentration.

SEMICONDUCTOR DEVICE
20230215840 · 2023-07-06 · ·

A semiconductor device includes a semiconductor chip having a device forming surface on which a device structure is formed, a first conductive layer formed on the device forming surface of the semiconductor chip, a second conductive layer formed on the first conductive layer, a first wire that is connected to the second conductive layer and that is made of a material composed mainly of copper, and a third conductive layer that is formed between the first conductive layer and the second conductive layer and that includes a material harder than copper.

SEMICONDUCTOR DEVICE, BATTERY PROTECTION CIRCUIT, AND POWER MANAGEMENT CIRCUIT
20230215940 · 2023-07-06 ·

A face-down mountable chip-size package semiconductor device includes a semiconductor layer and N (N is an integer greater than or equal to three) vertical MOS transistors in the semiconductor layer. Each of the N vertical MOS transistors includes, on an upper surface of the semiconductor layer, a gate pad electrically connected to a gate electrode of the vertical MOS transistor and one or more source pads electrically connected to a source electrode of the vertical MOS transistor. The semiconductor layer includes a semiconductor substrate. The semiconductor substrate functions as a common drain region for the N vertical MOS transistors. For each of the N vertical MOS transistors, a surface area of the vertical MOS transistor in a plan view of the semiconductor layer increases with an increase in a maximum specified current of the vertical MOS transistor.

Silicon carbide device with compensation layer and method of manufacturing

First dopants are implanted through a larger opening of a first process mask into a silicon carbide body, wherein the larger opening exposes a first surface section of the silicon carbide body. A trench is formed in the silicon carbide body in a second surface section exposed by a smaller opening in a second process mask. The second surface section is a sub-section of the first surface section. The larger opening and the smaller opening are formed self-aligned to each other. At least part of the implanted first dopants form at least one compensation layer portion extending parallel to a trench sidewall.

METHOD FOR FORMING A DRIFT REGION OF A SUPERJUNCTION DEVICE
20230006038 · 2023-01-05 ·

A method for forming a drift region of a superjunction device includes forming a drift region section having a semiconductor layer with first regions of a first doping type and second regions of a second doping type arranged alternatingly in a first lateral direction. Forming the drift region section includes: forming an implantation mask on top of a first surface of the semiconductor layer and including first openings; in a first implantation process, implanting dopant atoms of the first doping type through the first openings into the first surface; increasing a size of the first openings to obtain second openings; in a second implantation process, implanting dopant atoms of the second doping type through the second openings into the first surface; and after removing the mask, in a third implantation process, implanting dopant atoms of the first doping type into the first surface.