Patent classifications
H01L2224/32054
Structure and formation method of chip package with protective lid
A package structure and a formation method of a package structure are provided. The method includes disposing a chip structure over a substrate and forming a first adhesive element directly on the chip structure. The first adhesive element has a first thermal conductivity. The method also includes forming a second adhesive element directly on the chip structure. The second adhesive element has a second thermal conductivity, and the second thermal conductivity is greater than the first thermal conductivity. The method further includes attaching a protective lid to the chip structure through the first adhesive element and the second adhesive element.
PATTERNED SHEET MUF FOR COMPLEX PACKAGES AND METHODS OF PRODUCING
Embodiments disclosed herein include electronic packages. In an embodiment, the electronic package comprises a package substrate with a die coupled to the package substrate by a plurality of interconnects. In an embodiment, a first layer is on the package substrate surrounding the die, and a second layer is over and around the die. In an embodiment, the second layer underfills the plurality of interconnects, and the second layer has a different material composition than the first layer.
PACKAGE STRUCTURE WITH PROTECTIVE LID
A package structure is provided. The package structure includes a chip-containing structure over a substrate and a first adhesive element directly above the chip-containing structure. The first adhesive element has a first thermal conductivity. The package structure also includes multiple second adhesive elements directly above the chip-containing structure. The second adhesive elements are spaced apart from each other, each of the second adhesive elements has a second thermal conductivity, and the second thermal conductivity is greater than the first thermal conductivity. The package structure further includes a protective lid attached to the chip-containing structure through the first adhesive element and the second adhesive elements. The protective lid extends across opposite sidewalls of the chip-containing structure.
Bonded body and method for manufacturing same
A bonded body is provided including: a bonding layer containing Cu; and a semiconductor element bonded to the bonding layer. The bonding layer includes an extending portion laterally extending from a peripheral edge of the semiconductor element. In a cross-sectional view in a thickness direction, the extending portion rises from a peripheral edge of a bottom of the semiconductor element or from the vicinity of the peripheral edge of the bottom of the semiconductor element, and includes a side wall substantially spaced apart from a side of the semiconductor element. Preferably, the extending portion does not include any portion where the side wall and the side of the semiconductor element are in contact with each other. A method for manufacturing a bonded body is also provided.
Semiconductor package and method of fabricating the same
Disclosed is a semiconductor package comprising a lower substrate including a conductive line; a first semiconductor chip on the lower substrate; an under-fill layer between the first semiconductor chip and the lower substrate, the under-fill layer including a central part below the first semiconductor chip and an edge part isolated from direct contact with the central part in a first direction parallel to a top surface of the lower substrate, and a recess region between the central part and the edge part. The recess region may be defined by a sidewall of the central part, a sidewall of the edge part, and a top surface of the conductive line in the lower substrate.
Method of manufacturing a semiconductor device
A semiconductor device has a first substrate including an element region, a peripheral region that surrounds the element region, a first insulator with a first recess portion in the peripheral region, a first metal layer in the element region, and a first conductor in the peripheral region to surround the element region. A second substrate has an element region, a peripheral region that surrounds the element region, a second insulator with a second recess portion that faces the first recess portion, a second metal layer in contact with the first metal layer, and a second conductor that surrounds the element region of the second substrate.
CHIP PARTS AND METHOD FOR MANUFACTURING THE SAME, CIRCUIT ASSEMBLY HAVING THE CHIP PARTS AND ELECTRONIC DEVICE
A chip part according to the present invention includes a substrate having a penetrating hole, a pair of electrodes formed on a front surface of the substrate and including one electrode overlapping the penetrating hole in a plan view and another electrode facing the one electrode, and an element formed on the front surface side of the substrate and electrically connected to the pair of electrodes.
METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE AND SEMICONDUCTOR DEVICE
A manufacturing method of a semiconductor device includes the steps of supplying a paste-like bonding material on a base material, pressing down the bonding material with an object to be bonded, and bonding the object to be bonded onto the base material by the bonding material. The object to be bonded is rectangular. The bonding material supplied onto the base material includes a central portion located at a center of the object to be bonded, an extended portion extending from the central portion toward each vertex of the object to be bonded, and a retreated portion that is retreated from each side of the object to be bonded. A distance of 40 m or more is secured from an upper surface of the object to be bonded to an upper end of the bonding material that has crept up along a side surface of the object to be bonded.
VIA ARRAY IN A REDISTRIBUTION LAYER STRUCTURE FOR STRESS RELIEF
One aspect of the present disclosure pertains to an integrated (IC) structure. The IC structure includes a semiconductor substrate; an interconnect structure formed over the substrate; and a redistribution layer (RDL) structure formed over the interconnect structure. The RDL structure includes: a RDL pad portion having a pad via array with multiple vias landing on a first top metal line of the interconnect structure; a RDL signal routing portion having a signal routing via landing on a second top metal line of the interconnect structure; and a RDL top portion over the RDL pad portion and the RDL signal routing portion. The multiple vias of the pad via array include a block via and an adjacent sacrificial via, the block via having a block via width, the sacrificial via having a sacrificial via width, and the block via width is greater than the sacrificial via width.
Chip parts and method for manufacturing the same, circuit assembly having the chip parts and electronic device
A chip part according to the present invention includes a substrate having a penetrating hole, a pair of electrodes formed on a front surface of the substrate and including one electrode overlapping the penetrating hole in a plan view and another electrode facing the one electrode, and an element formed on the front surface side of the substrate and electrically connected to the pair of electrodes.