H01L21/26546

MANUFACTURING METHOD OF SEMICONDUCTOR DEVICE
20170372905 · 2017-12-28 ·

When a nitride semiconductor layer into which impurity ions have been implanted is subjected to annealing after a protective film is provided on the nitride semiconductor layer, vacancy defects may be disadvantageously prevented from escaping outside through the surface of the nitride semiconductor layer and disappearing. A manufacturing method of a semiconductor device including a nitride semiconductor layer is provided. The manufacturing method includes implanting impurities into the nitride semiconductor layer, performing a first annealing on the nitride semiconductor layer at a first temperature within an atmosphere of a nitrogen atom containing gas without providing a protective film on the nitride semiconductor layer, forming the protective film on the nitride semiconductor layer after the first annealing, and after the protective film is formed, performing a second annealing on the nitride semiconductor layer at a second temperature that is higher than the first temperature.

DEPLETION MODE SEMICONDUCTOR DEVICES INCLUDING CURRENT DEPENDENT RESISTANCE
20170373179 · 2017-12-28 ·

A transistor device is provided. The transistor device includes a substrate, a channel layer on the substrate, the channel layer including a GaN material, a barrier layer that is on the channel layer and that includes an AlGaN material, a drain electrode that is on the barrier layer in a drain region of the device, a source ohmic structure that is at least partially recessed into the barrier layer in a source region of the device, a source electrode that is on the source ohmic structure and a gate contact that is on the barrier layer and that is in a gate region of the device that is between the drain region and the source region.

GALLIUM NITRIDE HIGH-ELECTRON MOBILITY TRANSISTORS WITH P-TYPE LAYERS AND PROCESS FOR MAKING THE SAME
20170373176 · 2017-12-28 ·

A high-electron mobility transistor includes a substrate layer, a first buffer layer provided on the substrate layer, a barrier layer provided on the first buffer layer, a source provided on the barrier layer, a drain provided on the barrier layer, and a gate provided on the barrier layer. The transistor further includes a p-type material layer having a length parallel to a surface of the substrate layer over which the first buffer layer is provided, the length of the p-type material layer being less than an entire length of the substrate layer. The p-type material layer is provided in one of the following: the substrate layer, or the first buffer layer. A process of making the high-electron mobility transistor is disclosed as well.

Superjunction Structure in a Power Semiconductor Device

A method of processing a power semiconductor device includes: providing a semiconductor body of the power semiconductor device; coupling a mask to the semiconductor body; and subjecting the semiconductor body to an ion implantation such that implantation ions traverse the mask prior to entering the semiconductor body.

WBG and UWBG Semiconductor with P- and N-type Conductivity and Process For Making the Same

Methods for efficient doping of wide-bandgap (WBG) and ultrawide-bandgap (UWBG) semiconductors by implantation, and WBG and UWBG semiconductors made using the disclosed methods. A p-type semiconductor region is formed by implanting specified acceptor and donor co-dopant atoms in a predetermined ratio, e.g., two acceptors to one donor (ADA), into the semiconductor lattice. An n-type type semiconductor region is by implanting specified donor and acceptor co-dopant atoms in a predetermined ratio, e.g., two donors to one acceptor (DAD), into the semiconductor lattice. Compensator atoms are also implanted into the lattice to complete formula units in the crystal lattice structure and preserve the stoichiometry of the semiconductor material. The doped material is then annealed to activate the dopants and repair any damage to the lattice that might have occurred during implantation.

METHODS OF MANUFACTURING SEMICONDUCTOR STRUCTURE
20230178631 · 2023-06-08 · ·

Disclosed is a method of manufacturing a semiconductor structure, including: providing a silicon substrate (10), epitaxially growing a functional layer (11) on an upper surface of the silicon substrate, where a material of the functional layer includes a group-III-nitride-based material; implanting ions into an interface between the upper surface of silicon substrate and the functional layer to introduce defects to the interface; or implanting, before epitaxially growing the functional layer, ions to the upper surface of the silicon substrate to introduce defects to the interface.

SEMICONDUCTOR STRUCTURE AND METHOD FOR MANUFACTURING THEREOF

A semiconductor structure and method for manufacturing thereof are provided. The semiconductor structure includes a silicon substrate having a first surface, a III-V layer on the first surface of the silicon substrate and over a first active region, and an isolation region in a portion of the III-V layer extended beyond the first active region. The first active region is in proximal to the first surface. The method includes the following operations. A silicon substrate having a first device region and a second device region is provided, a first active region is defined in the first device region, a III-V layer is formed on the silicon substrate, an isolation region is defined across a material interface in the layer by an implantation operation, and an interconnect penetrating through the isolation region is formed.

High electron mobility transistor and method for fabricating the same

A method for fabricating high electron mobility transistor (HEMT) includes the steps of: forming a buffer layer on a substrate; forming a barrier layer on the buffer layer; forming a hard mask on the barrier layer; performing an implantation process through the hard mask to form a doped region in the barrier layer and the buffer layer; removing the hard mask and the barrier layer to form a first trench; forming a gate dielectric layer on the hard mask and into the first trench; forming a gate electrode on the gate dielectric layer; and forming a source electrode and a drain electrode adjacent to two sides of the gate electrode.

GaN Devices With Ion Implanted Ohmic Contacts and Method of Fabricating Devices Incorporating the Same

A method for activating implanted dopants and repairing damage to dopant-implanted GaN to form n-type or p-type GaN. A GaN substrate is implanted with n- or p-type ions and is subjected to a high-temperature anneal to activate the implanted dopants and to produce planar n- or p-type doped areas within the GaN having an activated dopant concentration of about 10.sup.18-10.sup.22 cm.sup.−3. An initial annealing at a temperature at which the GaN is stable at a predetermined process temperature for a predetermined time can be conducted before the high-temperature anneal. A thermally stable cap can be applied to the GaN substrate to suppress nitrogen evolution from the GaN surface during the high-temperature annealing step. The high-temperature annealing can be conducted under N.sub.2 pressure to increase the stability of the GaN. The annealing can be conducted using laser annealing or rapid thermal annealing (RTA).

SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING THE SEMICONDUCTOR DEVICE
20170309712 · 2017-10-26 · ·

A semiconductor device includes a substrate, a first semiconductor layer formed over the substrate, a second semiconductor layer formed over the first semiconductor layer, a third semiconductor layer formed over the second semiconductor layer, and a gate electrode, a source electrode, and a drain electrode that are formed over the third semiconductor layer. The first semiconductor layer includes a first nitride semiconductor. The second semiconductor includes a second nitride semiconductor. The third semiconductor layer includes a third nitride semiconductor. The concentration of oxygen included in the second semiconductor layer is less than 5.0×10.sup.18 cm.sup.−3. The concentration of oxygen included in the third semiconductor layer is greater than or equal to 5.0×10.sup.18 cm.sup.−3.