H01L29/78687

ETCHING COMPOSITIONS
20230274946 · 2023-08-31 ·

The present disclosure is directed to etching compositions that are useful for, e.g., selectively removing silicon from a semiconductor substrate as an intermediate step in a multistep semiconductor manufacturing process.

Capping layer over FET FeRAM to increase charge mobility

In some embodiments, the present disclosure relates to an integrated chip that includes a gate electrode over a substrate, and a gate dielectric layer arranged over the gate electrode. The gate dielectric layer includes a ferroelectric material. An active structure is arranged over the gate dielectric layer and includes a semiconductor material. A source contact and a drain contact are arranged over the active structure. A capping structure is arranged between the source and drain contacts and over the active structure. The capping structure includes a first metal material.

ARRAY SUBSTRATE, METHOD FOR FORMING ARRAY SUBSTRATE, AND DISPLAY DEVICE

An array substrate, a method for forming an array substrate, and a display device are provided. The array substrate includes a substrate, and a gate layer, an active layer, and a source/drain layer formed over the substrate. An insulating layer is formed between the gate layer and the active layer, and the source/drain layer, and the active layer comprises at least one graphene layer and at least one molybdenum disulfide layer disposed in a stack, and the at least one graphene layer is located at a side away from the substrate of the active layer and contacts the source/drain layer.

THIN-FILM TRANSISTORS HAVING HYBRID CRYSTALLINE SEMICONDUCTOR CHANNEL LAYER AND METHODS OF FORMING THE SAME
20220013356 · 2022-01-13 ·

A transistor and method of making the same, the method including: forming a seed layer on a first dielectric layer, the seed layer including a crystalline metal oxide semiconductor material; depositing an amorphous silicon layer on the seed layer; annealing the amorphous silicon layer to form a single-crystal silicon (c-Si) layer; patterning the seed layer and the c-Si layer to form a hybrid channel layer; forming a gate dielectric layer on the hybrid channel layer; forming a gate electrode on the gate dielectric layer; and forming source and drain electrodes that respectively electrically contact a source region and a drain region of the hybrid channel layer.

CAPPING LAYER OVER FET FERAM TO INCREASE CHARGE MOBILITY
20230329000 · 2023-10-12 ·

In some embodiments, the present disclosure relates to an integrated chip that includes a gate electrode over a substrate, and a gate dielectric layer arranged over the gate electrode. The gate dielectric layer includes a ferroelectric material. An active structure is arranged over the gate dielectric layer and includes a semiconductor material. A source contact and a drain contact are arranged over the active structure. A capping structure is arranged between the source and drain contacts and over the active structure. The capping structure includes a first metal material.

Method of manufacturing a semiconductor device and a semiconductor device

A method of manufacturing a semiconductor device includes forming a first semiconductor layer having a first composition over a semiconductor substrate, and forming a second semiconductor layer having a second composition over the first semiconductor layer. Another first semiconductor layer having the first composition is formed over the second semiconductor layer. A third semiconductor layer having a third composition is formed over the another first semiconductor layer. The first semiconductor layers, second semiconductor layer, and third semiconductor layer are patterned to form a fin structure. A portion of the third semiconductor layer is removed thereby forming a nanowire comprising the second semiconductor layer, and a conductive material is formed surrounding the nanowire. The first semiconductor layers, second semiconductor layer, and third semiconductor layer include different materials.

MULTI-LAYERED OR GRADED SEMICONDUCTOR REGION IN THIN FILM TRANSISTOR (TFT) STRUCTURES

Techniques for forming thin film transistors (TFTs) having multilayer and/or concentration gradient semiconductor regions. An example integrated circuit includes a gate electrode, a gate dielectric on the gate electrode, and a semiconductor region on the gate dielectric. In some cases, the semiconductor region includes a plurality of compositionally different material layers, at least two layers of the different material layers each being a semiconductor layer. In some other cases, the semiconductor region includes a single layer having a material concentration gradient extending from a bottom surface of the single layer (adjacent to the gate dielectric) to a top surface of the single layer. The integrated circuit further includes first and second conductive contacts that each contact a respective portion of the semiconductor region. One example application of the techniques is with respect to forming backend (within the interconnect region) memory structures configured with multilayer and/or concentration gradient TFTs.

METHOD OF ULTRA THINNING OF WAFER

Semiconductor devices and methods of manufacturing the same are described. A silicon wafer is provided and a buried etch stop layer is formed on the silicon wafer. The wafer is then subjected to device and front-end processing. After front-end processing, the wafer undergoes hybrid bonding, and then the wafer is thinned. To thin the wafer, the silicon substrate layer, which has a starting first thickness, is ground to a second thickness, the second thickness less than the first thickness. After grinding, the silicon wafer is subjected to chemical mechanical planarization (CMP), followed by etching and CMP buffing, to reduce the thickness of the silicon to a third thickness, the third thickness less than the second thickness.

SELF-ALIGNED WIDE BACKSIDE POWER RAIL CONTACTS TO MULTIPLE TRANSISTOR SOURCES

Semiconductor devices and methods of manufacturing the same are described. The method includes front side processing to form a deep source/drain cavity and filling the cavity with a sacrificial material. The sacrificial material is then removed during processing of the backside to form a backside power rail via that is filled with a metal fill.

Method of manufacturing a semiconductor device and a semiconductor device

A semiconductor device includes semiconductor wires or sheets disposed over a substrate, a source/drain epitaxial layer in contact with the semiconductor wires or sheets, a gate dielectric layer disposed on and wrapping around each channel region of the semiconductor wires or sheets, a gate electrode layer disposed on the gate dielectric layer and wrapping around each channel region, and insulating spacers disposed in spaces, respectively. The spaces are defined by adjacent semiconductor wires or sheets, the gate electrode layer and the source/drain region. The source/drain epitaxial layer includes multiple doped SiGe layers having different Ge contents and at least one of the source/drain epitaxial layers is non-doped SiGe or Si.