Patent classifications
H01L2224/29111
Ceramic interposers for on-die interconnects
Ceramic interposers in a disaggregated-die semiconductor package allow for useful signal integrity and interconnecting components. Low-loss ceramics are used to tune ceramic interposers for a die assembly that may have components from different process-technology nodes.
SEMICONDUCTOR DEVICE
A semiconductor device according to the present invention includes a semiconductor chip, an electrode pad made of a metal material containing aluminum and formed on a top surface of the semiconductor chip, an electrode lead disposed at a periphery of the semiconductor chip, a bonding wire having a linearly-extending main body portion and having a pad bond portion and a lead bond portion formed at respective ends of the main body portion and respectively bonded to the electrode pad and the electrode lead, and a resin package sealing the semiconductor chip, the electrode lead, and the bonding wire, the bonding wire is made of copper, and the entire electrode pad and the entire pad bond portion are integrally covered by a water-impermeable film.
SEMICONDUCTOR DEVICE
A semiconductor device according to the present invention includes a semiconductor chip, an electrode pad made of a metal material containing aluminum and formed on a top surface of the semiconductor chip, an electrode lead disposed at a periphery of the semiconductor chip, a bonding wire having a linearly-extending main body portion and having a pad bond portion and a lead bond portion formed at respective ends of the main body portion and respectively bonded to the electrode pad and the electrode lead, and a resin package sealing the semiconductor chip, the electrode lead, and the bonding wire, the bonding wire is made of copper, and the entire electrode pad and the entire pad bond portion are integrally covered by a water-impermeable film.
Terminal member made of plurality of metal layers between two heat sinks
A semiconductor device includes a semiconductor chip made of a SiC substrate and having main electrodes on one surface and a rear surface, first and second heat sinks, respectively, disposed adjacent to the one surface and the rear surface, a terminal member interposed between the second heat sink and the semiconductor chip, and a plurality of bonding members disposed between the main electrodes, the first and second heat sinks, and the terminal member. The terminal member includes plural types of metal layers symmetrically layered in the plate thickness direction. The terminal member as a whole has a coefficient of linear expansion at least in a direction orthogonal to the plate thickness direction in a range larger than that of the semiconductor chip and smaller than that of the second heat sink.
Terminal member made of plurality of metal layers between two heat sinks
A semiconductor device includes a semiconductor chip made of a SiC substrate and having main electrodes on one surface and a rear surface, first and second heat sinks, respectively, disposed adjacent to the one surface and the rear surface, a terminal member interposed between the second heat sink and the semiconductor chip, and a plurality of bonding members disposed between the main electrodes, the first and second heat sinks, and the terminal member. The terminal member includes plural types of metal layers symmetrically layered in the plate thickness direction. The terminal member as a whole has a coefficient of linear expansion at least in a direction orthogonal to the plate thickness direction in a range larger than that of the semiconductor chip and smaller than that of the second heat sink.
MULTI-LAYER PREFORM SHEET
PROBLEM: To provide a multi-layer preform sheet capable of forming a highly reliable and high-quality electric interconnect, an electro-conductive bonding portion and so forth that are less likely to produce the Kirkendall void.
SOLUTION: A multi-layer preform sheet having at least a first layer and a second layer, the first layer being composed of a solder material that contains an intermetallic compound, and the second layer containing a first metal having a melting point of 300° C. or above, and a second metal capable of forming an intermetallic compound with the first metal.
MULTI-LAYER PREFORM SHEET
PROBLEM: To provide a multi-layer preform sheet capable of forming a highly reliable and high-quality electric interconnect, an electro-conductive bonding portion and so forth that are less likely to produce the Kirkendall void.
SOLUTION: A multi-layer preform sheet having at least a first layer and a second layer, the first layer being composed of a solder material that contains an intermetallic compound, and the second layer containing a first metal having a melting point of 300° C. or above, and a second metal capable of forming an intermetallic compound with the first metal.
POWER MODULE HAVING AT LEAST THREE POWER UNITS
A power module includes at least two power units. Each power unit includes at least one power semiconductor and a substrate. In order to reduce the installation space required for the power module and to improve cooling, the at least one power semiconductor is connected, in particular in a materially bonded manner, to the substrate. The substrates of the at least two power units are each directly connected in a materially bonded manner to a surface of a common heat sink. A power converter having at least one power module is also disclosed.
POWER MODULE HAVING AT LEAST THREE POWER UNITS
A power module includes at least two power units. Each power unit includes at least one power semiconductor and a substrate. In order to reduce the installation space required for the power module and to improve cooling, the at least one power semiconductor is connected, in particular in a materially bonded manner, to the substrate. The substrates of the at least two power units are each directly connected in a materially bonded manner to a surface of a common heat sink. A power converter having at least one power module is also disclosed.
Layered bonding material, semiconductor package, and power module
In a layered bonding material 10, a coefficient of linear expansion of a base material 11 is 5.5 to 15.5 ppm/K and a first surface and a second surface of the base material 11 are coated with pieces of lead-free solder 12a and 12b.