Patent classifications
H01L2224/2917
SEMICONDUCTOR DEVICE
A semiconductor device includes a semiconductor chip including an upper electrode, a lead frame having a bonding part and a rising part, and a bonding member joining the upper electrode to the bonding part. The upper electrode has electrode lateral surfaces including a first lateral surface. The bonding part has a bonding front surface and terminal lateral surfaces that include a second lateral surface. The bonding part is joined to the upper electrode such that the second lateral surface faces the first lateral surface. The rising part extends upward from the first lateral surface. In a direction parallel to the electrode front surface, a first shortest distance between a center of the electrode front surface in a plan view and the second lateral surface is equal to or greater than 40% of a second shortest distance between the first lateral surface and the second lateral surface.
BONDED STRUCTURE AND METHOD OF MANUFACTURING THE SAME
A highly reliable bonded structure having excellent thermal fatigue resistance characteristics and thermal stress relaxation characteristics is provided. The bonded structure of the present invention comprises a first member, a second member capable of being bonded to the first member, and a bonding part interposed between a first bond surface at the first member side and a second bond surface at the second member side to bond the first member and the second member. The bonding part has at least a bonding layer, a reinforcing layer, and an intermediate layer. The bonding layer is composed of an intermetallic compound and bonded to the first bond surface.
BONDED STRUCTURE AND METHOD OF MANUFACTURING THE SAME
A highly reliable bonded structure having excellent thermal fatigue resistance characteristics and thermal stress relaxation characteristics is provided. The bonded structure of the present invention comprises a first member, a second member capable of being bonded to the first member, and a bonding part interposed between a first bond surface at the first member side and a second bond surface at the second member side to bond the first member and the second member. The bonding part has at least a bonding layer, a reinforcing layer, and an intermediate layer. The bonding layer is composed of an intermetallic compound and bonded to the first bond surface.
METHOD FOR PROCESSING A SUBSTRATE AND AN ELECTRONIC DEVICE
According to various embodiments, a method for processing a substrate may include: processing a plurality of device regions in a substrate separated from each other by dicing regions, each device region including at least one electronic component; wherein processing each device region of the plurality of device regions includes: forming a recess into the substrate in the device region, wherein the recess is defined by recess sidewalls of the substrate, wherein the recess sidewalls are arranged in the device region; forming a contact pad in the recess to electrically connect the at least one electronic component, wherein the contact pad has a greater porosity than the recess sidewalls; and singulating the plurality of device regions from each other by dicing the substrate in the dicing region.
METHOD FOR PROCESSING A SUBSTRATE AND AN ELECTRONIC DEVICE
According to various embodiments, a method for processing a substrate may include: processing a plurality of device regions in a substrate separated from each other by dicing regions, each device region including at least one electronic component; wherein processing each device region of the plurality of device regions includes: forming a recess into the substrate in the device region, wherein the recess is defined by recess sidewalls of the substrate, wherein the recess sidewalls are arranged in the device region; forming a contact pad in the recess to electrically connect the at least one electronic component, wherein the contact pad has a greater porosity than the recess sidewalls; and singulating the plurality of device regions from each other by dicing the substrate in the dicing region.