H01L2224/29172

BACK SIDE METALLIZATION
20210183805 · 2021-06-17 ·

An integrated circuit device wafer includes a silicon wafer substrate and a back side metallization structure. The back side metallization structure includes a first adhesion layer on the back side of the substrate, a first metal later over the first adhesion layer, a second metal layer over the first metal layer, and a second adhesion layer over the second metal layer. The first includes at least one of: silicon nitride and silicon dioxide. The first metal layer includes titanium. The second metal layer includes nickel. The second adhesion layer includes at least one of: silver, gold, and tin. An indium preform is placed between the second adhesion layer and the lid and the indium preform is reflowed.

CHIP PACKAGE STRUCTURE WITH HEAT CONDUCTIVE LAYER AND METHOD FOR FORMING THE SAME

A method for forming a chip package structure is provided. The method includes disposing a chip over a substrate. The method includes forming a heat-spreading wall structure over the substrate. The heat-spreading wall structure is adjacent to the chip, and there is a first gap between the chip and the heat-spreading wall structure. The method includes forming a first heat conductive layer in the first gap. The method includes forming a second heat conductive layer over the chip. The method includes disposing a heat-spreading lid over the substrate to cover the heat-spreading wall structure, the first heat conductive layer, the second heat conductive layer, and the chip. The heat-spreading lid is bonded to the substrate, the heat-spreading wall structure, the first heat conductive layer, and the second heat conductive layer.

CHIP PACKAGE STRUCTURE WITH HEAT CONDUCTIVE LAYER AND METHOD FOR FORMING THE SAME

A method for forming a chip package structure is provided. The method includes disposing a chip over a substrate. The method includes forming a heat-spreading wall structure over the substrate. The heat-spreading wall structure is adjacent to the chip, and there is a first gap between the chip and the heat-spreading wall structure. The method includes forming a first heat conductive layer in the first gap. The method includes forming a second heat conductive layer over the chip. The method includes disposing a heat-spreading lid over the substrate to cover the heat-spreading wall structure, the first heat conductive layer, the second heat conductive layer, and the chip. The heat-spreading lid is bonded to the substrate, the heat-spreading wall structure, the first heat conductive layer, and the second heat conductive layer.

Back side metallization

An integrated circuit device wafer includes a silicon wafer substrate and a back side metallization structure. The back side metallization structure includes a first adhesion layer on the back side of the substrate, a first metal later over the first adhesion layer, a second metal layer over the first metal layer, and a second adhesion layer over the second metal layer. The first includes at least one of: silicon nitride and silicon dioxide. The first metal layer includes titanium. The second metal layer includes nickel. The second adhesion layer includes at least one of: silver, gold, and tin. An indium preform is placed between the second adhesion layer and the lid and the indium preform is reflowed.

LOW DRAIN-SOURCE ON RESISTANCE SEMICONDUCTOR COMPONENT AND METHOD OF FABRICATION

A device wafer is provided that includes a substrate having major and minor surfaces, and a plurality of active devices located at the major surface. A eutectic alloy composition having a first thickness is formed at the minor surface of the substrate. The eutectic alloy composition is partially removed from the minor surface of the substrate such that a second thickness of the eutectic alloy composition remains on the minor surface, the second thickness being less than the first thickness. A bonding layer is deposited over the eutectic alloy composition. The bonding layer is utilized for joining semiconductor components of the device wafer to secondary structures.

LOW DRAIN-SOURCE ON RESISTANCE SEMICONDUCTOR COMPONENT AND METHOD OF FABRICATION

A device wafer is provided that includes a substrate having major and minor surfaces, and a plurality of active devices located at the major surface. A eutectic alloy composition having a first thickness is formed at the minor surface of the substrate. The eutectic alloy composition is partially removed from the minor surface of the substrate such that a second thickness of the eutectic alloy composition remains on the minor surface, the second thickness being less than the first thickness. A bonding layer is deposited over the eutectic alloy composition. The bonding layer is utilized for joining semiconductor components of the device wafer to secondary structures.

Adhesive film for semiconductor, and semiconductor device

There are provided an adhesive film for a semiconductor including: a conductive layer containing at least one metal selected from the group consisting of copper, nickel, cobalt, iron, stainless steel (SUS), and aluminum, and having a thickness of 0.05 m or more; and an adhesive layer formed on at least one surface of the conductive layer and including a (meth)acrylate-based resin, a curing agent, and an epoxy resin, and a semiconductor device including the above-mentioned adhesive film.

Adhesive film for semiconductor, and semiconductor device

There are provided an adhesive film for a semiconductor including: a conductive layer containing at least one metal selected from the group consisting of copper, nickel, cobalt, iron, stainless steel (SUS), and aluminum, and having a thickness of 0.05 m or more; and an adhesive layer formed on at least one surface of the conductive layer and including a (meth)acrylate-based resin, a curing agent, and an epoxy resin, and a semiconductor device including the above-mentioned adhesive film.

Copper paste for joining, method for manufacturing joined body, and method for manufacturing semiconductor device

Provided is a copper paste for joining including copper particles, second particles including a metal element other than copper, and a dispersion medium, in which the copper particles include submicro copper particles having a volume-average particle diameter of 0.12 m or more and 0.8 m or less and micro copper particles having a volume-average particle diameter of 2 m or more and 50 m or less, a sum of a content of the submicro copper particles and a content of the micro copper particles is 80% by mass or more of a sum of masses of the copper particles and the second particles, the content of the submicro copper particles is 30% by mass or more and 90% by mass or less of a sum of a mass of the submicro copper particles and a mass of the micro copper particles, and a content of the second particles is 0.01% by mass or more and 10% by mass or less of the sum of the masses of the copper particles and the second particles.

COPPER PASTE FOR JOINING, METHOD FOR MANUFACTURING JOINED BODY, AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE

Provided is a copper paste for joining including copper particles, second particles including a metal element other than copper, and a dispersion medium, in which the copper particles include submicro copper particles having a volume-average particle diameter of 0.12 m or more and 0.8 m or less and micro copper particles having a volume-average particle diameter of 2 m or more and 50 m or less, a sum of a content of the submicro copper particles and a content of the micro copper particles is 80% by mass or more of a sum of masses of the copper particles and the second particles, the content of the submicro copper particles is 30% by mass or more and 90% by mass or less of a sum of a mass of the submicro copper particles and a mass of the micro copper particles, and a content of the second particles is 0.01% by mass or more and 10% by mass or less of the sum of the masses of the copper particles and the second particles.