H01L2224/29639

Light emitting diodes with integrated reflector for a direct view display and method of making thereof

An LED subpixel can be provided with a reflector layer that controls viewing angles. After formation of an array of nanowires including first conductivity type cores and active layers, a second conductivity type semiconductor material layer, a transparent conductive oxide layer, and a dielectric material layer are sequentially formed. An opening is formed through the dielectric material layer over the array of nanowires. The reflector layer can be formed around the array of nanowires and through the opening in the dielectric material layer on the transparent conductive oxide layer. A conductive bonding structure is formed in electrical contact with the reflector layer.

Conductive composition and electronic parts using the same
10541222 · 2020-01-21 · ·

A conductive composition, which can form bonded portions and is capable of maintaining a thickness of the bonded portions and bonding strength, and which includes: (A) silver fine particles having a number average particle diameter of primary particles of 40 nm to 400 nm, (B) a solvent, and (C) thermoplastic resin particles having a maximal value of an endothermic peak in a DSC chart, determined by a measurement using a differential scanning calorimeter, within a range of 80 C. to 170 C.

Conductive composition and electronic parts using the same
10541222 · 2020-01-21 · ·

A conductive composition, which can form bonded portions and is capable of maintaining a thickness of the bonded portions and bonding strength, and which includes: (A) silver fine particles having a number average particle diameter of primary particles of 40 nm to 400 nm, (B) a solvent, and (C) thermoplastic resin particles having a maximal value of an endothermic peak in a DSC chart, determined by a measurement using a differential scanning calorimeter, within a range of 80 C. to 170 C.

SEMICONDUCTOR DEVICE
20240055332 · 2024-02-15 ·

A semiconductor device includes: a first conductive plate and a second conductive plate spaced apart from each other in a direction x; a third conductive plate facing the first and second conductive plates in a direction z; a first semiconductor element arranged between the first conductive plate and the third conductive plate; a second semiconductor element arranged between the second conductive plate and the third conductive plate; a positive input terminal electrically connected to the first conductive plate; a negative input terminal electrically connected to the second conductive plate; an output terminal electrically connected to the third conductive plate; and a sealing resin covering at least the first and second semiconductor elements.

PASSIVATION LAYER FOR FORMING SEMICONDUCTOR BONDING STRUCTURE, SPUTTERING TARGET MAKING THE SAME, SEMICONDUCTOR BONDING STRUCTURE AND SEMICONDUCTOR BONDING PROCESS

Provided are a passivation layer for forming a semiconductor bonding structure, a sputtering target making the same, a semiconductor bonding structure and a semiconductor bonding process. The passivation layer is formed on a bonding substrate by sputtering the sputtering target; the passivation layer and the sputtering target comprise a first metal, a second metal or a combination thereof. The bonding substrate comprises a third metal. Based on a total atom number of the surface of the passivation layer, O content of the surface of the passivation layer is less than 30 at %; the third metal content of the surface of the passivation layer is less than or equal to 10 at %. The passivation layer has a polycrystalline structure. The semiconductor bonding structure sequentially comprises a first bonding substrate, a bonding layer and a second bonding substrate: the bonding layer is mainly formed by the passivation layer and the third metal.

Integration and bonding of micro-devices into system substrate
12014999 · 2024-06-18 · ·

This disclosure is related to integrating optoelectronics microdevices into a system substrate for efficient and durable electrical bonding between two substrates at low temperature. 2D nanostructures and 3D scaffolds may create interlocking structures for improved bonding properties. Addition of nanoparticles into the structure creates high surface area for better conduction. Application of curing agents before or after alignment of micro devices and receiving substrates further assists with formation of strong bonds.

Integration and bonding of micro-devices into system substrate
12014999 · 2024-06-18 · ·

This disclosure is related to integrating optoelectronics microdevices into a system substrate for efficient and durable electrical bonding between two substrates at low temperature. 2D nanostructures and 3D scaffolds may create interlocking structures for improved bonding properties. Addition of nanoparticles into the structure creates high surface area for better conduction. Application of curing agents before or after alignment of micro devices and receiving substrates further assists with formation of strong bonds.

INTEGRATION AND BONDING OF MICRO-DEVICES INTO SYSTEM SUBSTRATE
20190148321 · 2019-05-16 ·

This disclosure is related to integrating optoelectronics microdevices into a system substrate for efficient and durable electrical bonding between two substrates at low temperature. 2D nanostructures and 3D scaffolds may create interlocking structures for improved bonding properties. Addition of nanoparticles into the structure creates high surface area for better conduction. Application of curing agents before or after alignment of micro devices and receiving substrates further assists with formation of strong bonds.

INTEGRATION AND BONDING OF MICRO-DEVICES INTO SYSTEM SUBSTRATE
20190148321 · 2019-05-16 ·

This disclosure is related to integrating optoelectronics microdevices into a system substrate for efficient and durable electrical bonding between two substrates at low temperature. 2D nanostructures and 3D scaffolds may create interlocking structures for improved bonding properties. Addition of nanoparticles into the structure creates high surface area for better conduction. Application of curing agents before or after alignment of micro devices and receiving substrates further assists with formation of strong bonds.

Qubit die attachment using preforms

Embodiments of the present disclosure describe novel qubit device packages, as well as related computing devices and methods. In one embodiment, an exemplary qubit device package includes a qubit die and a package substrate, where the qubit die is coupled to the package substrate using one or more preforms. In particular, a single preform may advantageously be used to replace a plurality of individual contacts, e.g. a plurality of individual solder bumps, electrically coupling the qubit die to the package substrate. Such packages may reduce design complexity and undesired coupling, and enable inclusion of larger numbers of qubits in a single qubit die.