Patent classifications
G11C11/417
TEMPERATURE SENSOR CIRCUITS FOR INTEGRATED CIRCUIT DEVICES
An integrated circuit device having insulated gate field effect transistors (IGFETs) having a plurality of horizontally disposed channels that can be vertically aligned above a substrate with each channel being surrounded by a gate structure has been disclosed. The integrated circuit device may include a temperature sensor circuit and core circuitry. The temperature senor circuit may include at least one portion formed in a region other than the region that the IGFETs are formed as well as at least another portion formed in the region that the IGFETs having a plurality of horizontally disposed channels that can be vertically aligned above a substrate with each channel being surrounded by a gate structure are formed. By forming a portion of the temperature sensor circuit in regions below the IGFETs, an older process technology may be used and device size may be decreased and cost may be reduced.
Searchable array circuits with load-matched signals for reduced hit signal timing margins and related methods
A CAM array of compare memory cell circuits includes a decode column corresponding to each set, and each set includes at least one row of the compare memory cell circuits. Each decode column receives a set clock signal addressing the corresponding set and generates a set match signal in each row of the corresponding set. A column compare circuit generates compare data indicating a bit of a compare tag. A row match circuit generates, for each row, in response to the set match signal, a row match signal indicating the compare tag matches the binary tag stored in the row. Circuits and loads in a decode column employed to generate the set clock signal correspond to circuits generating the row match signal in each column of the CAM array to reduce a timing margin of the match indication and decrease the access time for the CAM array.
Searchable array circuits with load-matched signals for reduced hit signal timing margins and related methods
A CAM array of compare memory cell circuits includes a decode column corresponding to each set, and each set includes at least one row of the compare memory cell circuits. Each decode column receives a set clock signal addressing the corresponding set and generates a set match signal in each row of the corresponding set. A column compare circuit generates compare data indicating a bit of a compare tag. A row match circuit generates, for each row, in response to the set match signal, a row match signal indicating the compare tag matches the binary tag stored in the row. Circuits and loads in a decode column employed to generate the set clock signal correspond to circuits generating the row match signal in each column of the CAM array to reduce a timing margin of the match indication and decrease the access time for the CAM array.
Robust Circuit for Negative Bit Line Generation in SRAM Cells
Systems and methods are provided for limiting a negative bit line voltage in a SRAM cell. A voltage limiter circuit may be implemented in a write driver to control the magnitude of negative voltage imposed on a bit line. The voltage limiter circuit can produce the required magnitude of negative bit line voltage at lower operating voltage levels. The voltage limiter circuit can also limit the magnitude of negative bit line voltage to not exceed a predetermined value. The reduction of the magnitude of the negative bit line voltage can reduce the active power of a SRAM cell.
FORMING METHOD OF SENSE AMPLIFIER AND LAYOUT STRUCTURE OF SENSE AMPLIFIER
The present disclosure relates to a method of forming a sense amplifier and a layout structure of a sense amplifier. The method includes: providing a first active region pattern layer, the first active region pattern layer includes a bridge pattern, and a first active region pattern region and a second active region pattern region; the first active region pattern region includes a first active region pattern for defining a first pull-down transistor of a first memory cell structure; the second active region pattern region includes a first symmetrical active region pattern for defining a second pull-down transistor of a second memory cell structure; and the first active region pattern and the first symmetrical active region pattern are adjacent to each other and connected through the bridge pattern, a source of the first pull-down transistor and a source of the second pull-down transistor are electrically connected through the bridge pattern.
FORMING METHOD OF SENSE AMPLIFIER AND LAYOUT STRUCTURE OF SENSE AMPLIFIER
The present disclosure relates to a method of forming a sense amplifier and a layout structure of a sense amplifier. The method includes: providing a first active region pattern layer, the first active region pattern layer includes a bridge pattern, and a first active region pattern region and a second active region pattern region; the first active region pattern region includes a first active region pattern for defining a first pull-down transistor of a first memory cell structure; the second active region pattern region includes a first symmetrical active region pattern for defining a second pull-down transistor of a second memory cell structure; and the first active region pattern and the first symmetrical active region pattern are adjacent to each other and connected through the bridge pattern, a source of the first pull-down transistor and a source of the second pull-down transistor are electrically connected through the bridge pattern.
Shared bit lines for memory cells
Methods and devices including a plurality of memory cells and a first bit line connected to a first column of memory cells of the plurality of memory cells, and a second bit line connected to the first column of cells. The first bit line is shared with a second column of memory cells adjacent to the first column of memory cells. The second bit line is shared with a third column of cells adjacent to the first column of cells opposite the second column of cells.
Self-adjustable self-timed dual-rail SRAM
A dual-rail memory includes, in part, a memory array that operates using a first supply voltage, and a periphery circuit that operates using a second supply voltage. The periphery circuit includes, in part, a clock generation circuit and a comparator. The dual-rail memory also includes a level shifter that varies the voltage level of a number of signals of the memory between the first and second supply voltages. The clock generation circuit is adapted, among other operations, to generate a read clock signal in response to a read request signal. The level shifter is adapted to supply a reference wordline read signal in response to the read clock signal. The comparator is adapted to select a delay between the read clock signal and the reference wordline read signal in response to a difference between the first and second supply voltages.
Self-adjustable self-timed dual-rail SRAM
A dual-rail memory includes, in part, a memory array that operates using a first supply voltage, and a periphery circuit that operates using a second supply voltage. The periphery circuit includes, in part, a clock generation circuit and a comparator. The dual-rail memory also includes a level shifter that varies the voltage level of a number of signals of the memory between the first and second supply voltages. The clock generation circuit is adapted, among other operations, to generate a read clock signal in response to a read request signal. The level shifter is adapted to supply a reference wordline read signal in response to the read clock signal. The comparator is adapted to select a delay between the read clock signal and the reference wordline read signal in response to a difference between the first and second supply voltages.
Timed Data Transfer between a Host System and a Memory Sub-System
A memory sub-system configured to schedule the transfer of data from a host system for write commands to reduce the amount and time of data being buffered in the memory sub-system. For example, after receiving a plurality of streams of write commands from a host system, the memory sub-system identifies a plurality of media units in the memory sub-system for concurrent execution of a plurality of write commands respectively. In response to the plurality of commands being identified for concurrent execution in the plurality of media units respectively, the memory sub-system initiates communication of the data of the write commands from the host system to a local buffer memory of the memory sub-system. The memory sub-system has capacity to buffer write commands in a queue, for possible out of order execution, but limited capacity for buffering only the data of a portion of the write commands that are about to be executed.