H01L21/02002

MANUFACTURING METHOD OF RF COMPONENTS
20230048614 · 2023-02-16 · ·

The present description concerns a method of manufacturing a device comprising at least one radio frequency component on a semiconductor substrate comprising: a) a laser anneal of a first thickness of the substrate on the upper surface side of the substrate; b) the forming of an insulating layer on the upper surface of the substrate; and c) the forming of said at least one radio frequency component on the insulating layer.

METHOD OF JOINING TWO SEMI-CONDUCTOR SUBSTRATES
20230040826 · 2023-02-09 ·

The disclosure relates to a method of joining two semi-conductor substrates by molecular adhesion comprising: a step a) of bringing a first and a second substrate into intimate contact in order to form an assembly having a bonding interface; a step b) of reaction-annealing the bonding interface at a first temperature higher than a predetermined first temperature, this step b) generating bubbles at the joining interface; a step c) of at least partially debonding the two substrates at the bonding interface in order to eliminate the bubbles; and a step d) of bringing the first and the second substrate into intimate contact at the bonding interface in order to reform the assembly.

Method for manufacturing a film on a flexible sheet
11557715 · 2023-01-17 · ·

A method for manufacturing a film, notably monocrystalline, on a flexible sheet, comprises the following steps: providing a donor substrate, forming an embrittlement zone in the donor substrate so as to delimit the film, forming the flexible sheet by deposition over the surface of the film, and detaching the donor substrate along the embrittlement zone so as to transfer the film onto the flexible sheet.

Glass substrate, semiconductor device, and display device
11554983 · 2023-01-17 · ·

A glass substrate has a compaction of 0.1 to 100 ppm. An absolute value |Δα.sub.50/100| of a difference between an average coefficient of thermal expansion α.sub.50/100 of the glass substrate and an average coefficient of thermal expansion of single-crystal silicon at 50° C. to 100° C., an absolute value |Δα.sub.100/200| of a difference between an average coefficient of thermal expansion α.sub.100/200 of the glass substrate and an average coefficient of thermal expansion of the single-crystal silicon at 100° C. to 200° C., and an absolute value |Δα.sub.200/300| of a difference between an average coefficient of thermal expansion α.sub.200/300 of the glass substrate and an average coefficient of thermal expansion of the single-crystal silicon at 200° C. to 300° C. are 0.16 ppm/° C. or less.

NONPLANAR WAFER AND METHOD FOR PRODUCING A NONPLANAR WAFER
20180001416 · 2018-01-04 · ·

The invention relates to a method for cutting off at least one portion (4), in particular a wafer, from a solid body (2). The method comprises at least the following steps: modifying the crystal lattice of the solid body (2) by means of a modifier (18), wherein a number of modifications (19) are produced to form a nonplanar, in particular convex, detachment region (8) in the interior of the solid body, wherein the modifications (19) are produced in accordance with predetermined parameters, wherein the predetermined parameters describe a relationship between a deformation of the portion (4) and a defined further treatment of the portion (4), detaching the portion (4) from the solid body (2).

METHOD FOR FORMING A HANDLING SUBSTRATE FOR A COMPOSITE STRUCTURE INTENDED FOR RF APPLICATIONS AND HANDLING SUBSTRATE

A handle substrate for a composite structure comprises a base substrate including an epitaxial layer of silicon on a monocrystalline silicon wafer obtained by Czochralski pulling, a passivation layer on and in contact with the epitaxial layer of silicon, and a charge-trapping layer on and in contact with the passivation layer. The monocrystalline silicon wafer of the base substrate exhibits a resistivity of between 10 and 500 ohm.Math.cm, while the epitaxial layer of silicon exhibits a resistivity of greater than 2000 ohm.Math.cm and a thickness ranging from 2 to 100 microns. The passivation layer is amorphous or polycrystalline. A method is described for forming such a substrate.

METHOD FOR SPLITTING SEMICONDUCTOR WAFERS

A method of splitting off a semiconductor wafer from a semiconductor bottle includes: forming a separation region within the semiconductor boule, the separation region having at least one altered physical property which increases thermo-mechanical stress within the separation region relative to the remainder of the semiconductor boule; and applying an external force to the semiconductor boule such that at least one crack propagates along the separation region and a wafer splits from the semiconductor boule.

METHOD FOR MANUFACTURING A SEMICONDUCTOR-ON-INSULATOR STRUCTURE FOR RADIOFREQUENCY APPLICATIONS

The invention relates to a method for manufacturing a semiconductor-on-insulator structure (10), comprising the following steps: —providing an FD-SOI substrate (1) comprising, successively from its base to its top: a monocrystalline substrate (2) having an electrical resistivity of between 500 Ω.Math.cm and 30 kΩ.Math.cm, an interstitial oxygen content (Oi) of between 20 and 40 old ppma, and having an N- or P-type doping, an electrically insulating layer (3) having a thickness of between 20 nm and 400 nm, a monocrystalline layer (4) having a P-type doping, —heat-treating the FD-SOI substrate (1) at a temperature greater than or equal to 1175° C. for a time greater than or equal to 1 hour in order to form a P-N junction (5) in the substrate. The invention also relates to such a semiconductor-on-insulator structure.

Method of forming semiconductor-on-insulator (SOI) substrate

The present disclosure, in some embodiments, relates to a method of forming a semiconductor structure. The method includes forming a plurality of bulk micro defects within a handle substrate. Sizes of the plurality of bulk micro defects are increased to form a plurality of bulk macro defects (BMDs) within the handle substrate. Some of the plurality of BMDs are removed from within a first denuded region and a second denuded region arranged along opposing surfaces of the handle substrate. An insulating layer is formed onto the handle substrate. A device layer comprising a semiconductor material is formed onto the insulating layer. The first denuded region and the second denuded region vertically surround a central region of the handle substrate that has a higher concentration of the plurality of BMDs than both the first denuded region and the second denuded region.

METHOD FOR TRANSFERRING A THIN LAYER ONTO A SUPPORT SUBSTRATE PROVIDED WITH A CHARGE-TRAPPING LAYER

A method for transferring a thin layer onto a carrier substrate comprises preparing a carrier substrate using a preparation method involving supplying a base substrate having, on a main face, a charge-trapping layer and forming a dielectric layer having a thickness greater than 200 nm on the charge-trapping layer. Once the dielectric layer is formed, the ionized deposition and sputtering of the dielectric layer are simultaneously performed. The transfer method also comprises assembling, by way of molecular adhesion and with an unpolished free face of the dielectric layer, a donor substrate to the dielectric layer of the carrier substrate, the donor substrate having an embrittlement plane defining the thin layer. Finally, the method comprises splitting the donor substrate at the embrittlement plane to release the thin layer and to transfer it onto the carrier substrate.